Design of Area and Power Aware Reduced Complexity Wallace Tree Multiplier

被引:0
|
作者
Kakde, Sandeep [1 ]
Khan, Shahebaj [1 ]
Dakhole, Pravin [1 ]
Badwaik, Shailendra [2 ]
机构
[1] YC Coll Engn, Dept Elect Engn, Nagpur, Maharashtra, India
[2] Sinhgad Coll Engn, Dept Elect Engn, Pune, Maharashtra, India
关键词
Area aware CMOS full adder; Wallace Multiplier; energy efficient full adders; High-speed multiplier;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplier is a vital block in high speed Digital Signal Processing Applications. With the more advance techniques in wireless communication and high-speed ULSI techniques in recent era, the more stress in modern ULSI design under which main constraints are Power, Silicon area and delay. In all the high-speed application to Very Large Scale Integration fields, fast speed and less area is required. There are two approaches to improve the speed of multipliers namely booth algorithm and other is Wallace tree algorithm. Generally, multipliers require high latency during the partial products addition and conventional multipliers have more stages so delay is more. However, in this paper, the work has been done to reduce the area by using energy efficient CMOS Full Adder. To implement the high-speed multiplier, Wallace tree multiplier is designed and it is a three-stage operation, which again leads to lesser number of stages and subsequently less number of transistors. Moreover the gate count is significantly reduced. Multipliers and their associated circuits like half adders, full adders and accumulators consume a significant portion of most highspeed applications. Therefore, it is necessary to increase their performance as well as size efficiency by customization. In order to reduce the hardware complexity which ultimately reduces an area and power, Energy Efficient full adders plays a vital role in Wallace tree multiplier. Reduced Complexity Wallace multiplier (RCWM) will have fewer adders than Standard Wallace multiplier (SWM). The Reduced complexity reduction method greatly reduces the number of half adders with 65-75 % reduction in an area of half adders than standard Wallace multipliers
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A low power design using FinFET-based 2N-N-2P adiabatic logic based 4. 4 and 8. 8 Reduced Complexity Wallace Tree Multiplier
    Dhanalakshmi, S.
    Gowri Shankar, C.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [22] Design of defect tolerant Wallace multiplier
    Namba, K
    Ito, H
    11TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2005, : 300 - 304
  • [23] A High Speed and Area Efficient Booth Recoded Wallace Tree Multiplier for fast Arithmetic Circuits
    Rao, Jagadeshwar M.
    Dubey, Sanjay
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 220 - 223
  • [24] Design of FIR Filter Using High Speed Wallace Tree Multiplier with Fast Adders
    Kavitha, A.
    Priya, S. Suvathi
    Naveena, S.
    Vijiyaprabha, B.
    Prasheetha, S.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (03): : 193 - 196
  • [25] Enhanced Wallace Tree Multiplier via a Prefix Adder
    Kumar, Uttam
    Fam, Adly
    2020 18TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2020, : 211 - 216
  • [26] PAALM: Power Density Aware Approximate Logarithmic Multiplier Design
    Yu, Shuyuan
    Tan, Sheldon X. -D.
    2023 28TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC, 2023, : 128 - 133
  • [27] High Performance and Area Efficient Signed Baugh-Wooley Multiplier with Wallace Tree Using Compressors
    Abhilash, R.
    Dubey, Sanjay
    Chinnaaiah, M. C.
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [28] Design of Quantum Cost and Delay-Optimized Reversible Wallace Tree Multiplier Using Compressors
    Nagamani, A. N.
    Agrawal, Vinod Kumar
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 1, 2015, 324 : 323 - 331
  • [29] Design of wallace tree multiplier and other components of a quantum ALU using reversible TSG gate
    Thaphyal, Himanshu
    Srinivas, M. B.
    QUANTUM INFORMATICS 2005, 2006, 6264
  • [30] Design of Area and Power Efficient Complex Number Multiplier
    Premananda, B. S.
    Pai, Samarth S.
    Shashank, B.
    Bhat, Shashank S.
    2014 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT, 2014,