A 12.3-mW 12.5-Gb/s Complete Transceiver in 65-nm CMOS Process

被引:54
|
作者
Fukuda, Koji [1 ]
Yamashita, Hiroki [1 ]
Ono, Goichi [1 ]
Nemoto, Ryo [1 ]
Suzuki, Eiichi [1 ]
Masuda, Noboru [1 ]
Takemoto, Takashi [1 ]
Yuki, Fumio [1 ]
Saito, Tatsuya [1 ]
机构
[1] Hitachi Ltd, Cent Res Lab, Kokubunji, Tokyo 1858601, Japan
关键词
Low power; serial link; transceiver; INTERFACE; RECOVERY; CIRCUIT;
D O I
10.1109/JSSC.2010.2075410
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12.3-mW 12.5-Gb/s complete transceiver based on the 65-nm standard digital CMOS process was developed. The chip includes a clock-and-data-recovery (CDR) device, a multiplexer/demultiplexer (MUX/DEMUX), and a global clock-distribution network. To reduce power consumption, a low-swing voltage-mode driver with pulse-current boosting and an LC resonant-clock distribution with distributed on-chip inductors are used in the transmitter, while a symbol-rate phase detector (SPD) using a three-stage sense amplifier and phase-rotating phase-locked loop (PLL) with variable delay are used in the receiver. The transceiver operates at a bit error rate (BER) of 10(-12) or less through a 20-cm test board with total attenuation of -12.1 dB while consuming power of 0.98 mW/(Gb/s) per transceiver.
引用
收藏
页码:2838 / 2849
页数:12
相关论文
共 50 条
  • [1] Robust ESD Protection Design for 40-Gb/s Transceiver in 65-nm CMOS Process
    Lin, Chun-Yu
    Chu, Li-Wei
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) : 3625 - 3631
  • [2] A 21-Gb/s 87-mW Transceiver with FFE/DFE/Linear Equalizer in 65-nm CMOS Technology
    Wang, Huaide
    Lee, Chao-Cheng
    Lee, An-Ming
    Lee, Jri
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 50 - +
  • [3] A 21-Gb/s 87-mW Transceiver With FFE/DFE/Analog Equalizer in 65-nm CMOS Technology
    Wang, Huaide
    Lee, Jri
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 909 - 920
  • [4] A Fully-Integrated 40-Gb/s Transceiver in 65-nm CMOS Technology
    Chen, Ming-Shuan
    Shih, Yu-Nan
    Lin, Chen-Lun
    Hung, Hao-Wei
    Lee, Jri
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) : 627 - 640
  • [5] A 2.56-Gb/s Serial Wireline Transceiver That Supports an Auxiliary Channel in 65-nm CMOS
    Wang, Xiaoran
    Liu, Tianwei
    Guo, Shita
    Thornton, Mitchell A.
    Gui, Ping
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (01) : 12 - 22
  • [6] 12.5-Gb/s Analog Front-End of an Optical Transceiver in 0.13-μm CMOS
    Kim, Dong-Wook
    Chi, Han-Kyu
    Chun, Yu-Sang
    Chin, Myung-Heon
    Kim, Gyungock
    Jeong, Deog-Kyoon
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1115 - 1118
  • [7] A 2.8mW/Gb/s 14Gb/s Serial Link Transceiver in 65nm CMOS
    Saxena, Saurabh
    Shu, Guanghua
    Nandwana, Romesh Kumar
    Talegaonkar, Mrunmay
    Elkholy, Ahmed
    Anand, Tejasvi
    Kim, Seong Joong
    Choi, Woo-Seok
    Hanumolu, Pavan Kumar
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [8] A 3 Gb/s multichannel transceiver in 65 nm CMOS technology
    张锋
    邱玉松
    Journal of Semiconductors, 2015, (01) : 154 - 161
  • [9] A 3 Gb/s multichannel transceiver in 65 nm CMOS technology
    张锋
    邱玉松
    Journal of Semiconductors, 2015, 36 (01) : 154 - 161
  • [10] A 3 Gb/s multichannel transceiver in 65 nm CMOS technology
    Zhang Feng
    Qiu Yusong
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (01)