A Highly Linear Multi-Level SC DAC in a Power-Efficient Gm-C Continuous-Time Delta-Sigma Modulator

被引:12
|
作者
Zhang, Yang [1 ]
Basak, Debajit [1 ]
Pun, Kong-Pang [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Elect Engn, Hong Kong, Peoples R China
关键词
Multi-level DAC; delta-sigma modulators; Gm-C circuits; linearity; low power; CLOCK JITTER; NONLINEARITY; SENSITIVITY;
D O I
10.1109/TCSI.2019.2936946
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A highly linear multi-level switched-capacitor (SC) digital-to-analog converter (DAC) is proposed for continuous-time delta-sigma modulators (CTDSMs). A Gm-C CTDSM with a passive frontend low-pass filter (LPF) is further proposed to mitigate the problems of increased settling requirements and worsened anti-aliasing capability (consequences of an SC DAC) so as to realize an extremely power-efficient CTDSM. A 100-kHz bandwidth $40\times $ oversampling 3rd-order CTDSM prototype employing the proposed DAC and modulator topology is fabricated in a low-leakage 65-nm CMOS technology. Experimental results show that the modulator achieves a spurious-free dynamic range (SFDR), dynamic range (DR) and signal-to-noise and distortion ratio (SNDR) of 86.6 dB, 85.1 dB and 78.8 dB, respectively. To the best of our knowledge, this is the first silicon-proven CTDSM with a more-than-3-level DAC that leads to an excellent SFDR while not requiring dynamic element matching, component calibration, precise reference voltages, or an operating frequency higher than the modulator's sampling frequency ${{f}}_{{{s}}}$ . The prototype consumes 22.8 $\mu \text{W}$ from a 1.2-V supply, amounting to a Walden's and Schreier's figure of merit (FoM) of 16 fJ/conv.-step and 181.5 dB, respectively, which is the best among state-of-the-art CTDSMs. It further achieves high alias rejections of 52 dB and 58 dB at ${{f}}_{{{s}}}$ and $2{{f}}_{{{s}}}$ , respectively, and can tolerate a clock period jitter of 3 ns.
引用
收藏
页码:4592 / 4605
页数:14
相关论文
共 50 条
  • [31] Multi-Channel Analog-to-Digital Conversion Techniques Using a Continuous-Time Delta-Sigma Modulator Without Reset
    Kumar, R. S. Ashwin
    Krishnapura, Nagendra
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (11) : 3693 - 3703
  • [32] A 0.5-V 74-dB SNDR 25-kHz continuous-time delta-sigma modulator with a return-to-open DAC
    Pun, Kong-Pang
    Chatterjee, Shouri
    Kinget, Peter R.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 496 - 507
  • [33] A 25-kHz 3rd-Order Continuous-Time Delta-Sigma Modulator Using Tri-level Quantizer
    Li, Daxiang
    Pun, Kong-Pang
    [J]. 2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [34] A 134-μW 99.4-dB SNDR Audio Continuous-Time Delta-Sigma Modulator With Chopped Negative-R and Tri-Level FIR-DAC
    Jang, MoonHyung
    Lee, Changuk
    Chae, Youngcheol
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (06) : 1761 - 1771
  • [35] A 2-MHz BW 82-dB DR Continuous-Time Delta-Sigma Modulator With a Capacitor-Based Voltage DAC for ELD Compensation
    Kim, Susie
    Na, Seung-In
    Yang, Youngtae
    Kim, Suhwan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 1999 - 2006
  • [36] A 70.8 dB 0.0045 mm2 Low-power Continuous-Time Incremental Delta-Sigma Modulator for Multi-Site Neural Recording Interfaces
    Shui, Boyu
    Keller, Matthias
    Kuhl, Matthias
    Manoli, Yiannos
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [37] A 24-kHz BW 90.5-dB SNDR 96-dB DR continuous-time delta-sigma modulator using FIR DAC feedback
    Wei, Rongshan
    Huang, Gongxing
    Hu, Wei
    Wei, Cong
    Lin, Huishan
    [J]. MICROELECTRONICS JOURNAL, 2023, 138
  • [38] System level design and analysis of a fourth-order continuous-time delta-sigma modulator using relaxed gain-band-width amplifiers
    Hasanzadeh, Mohammad Reza
    Abrishamifar, Adib
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (11) : 1576 - 1599
  • [39] A Low-Power Continuous-Time Delta-Sigma Modulator Using a Resonant Single Op-Amp Third-Order Loop Filter
    Cho, Young-Kyun
    Kim, Myung-Don
    Kim, Choul-Young
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (07) : 854 - 858
  • [40] High-Level Design of a 14-bit Continuous-Time Sigma-Delta Modulator with FIR DAC for Low-Voltage Audio Devices
    Cortez, Matheus
    Girardi, Alessandro G.
    de Aguirre, Paulo Cesar C.
    [J]. 2022 35TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2022), 2022,