Advanced defect inspection techniques for NFET and PFET defectivity at 7nm gate poly removal process

被引:0
|
作者
Tolle, Ian [1 ]
Daino, Michael [2 ]
机构
[1] GLOBALFOUNDRIES Inc, 400 Stonebreak Rd Extens, Malta 12020, NY, Malta
[2] KLA Tencor Corp, One Technol Dr, Milpitas, CA 95035 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
During 7nm gate poly removal process, polysilicon is removed exposing both NFET and PFET fins in preparation for high-k gate oxide. If the polysilicon etch is too aggressive or the source and drain are not sufficiently protected, the etch can damage the active region and render the FET inoperative. Different materials are used in the active region for NFET and PFET that have different susceptibility to the polysilicon etch. To sufficiently monitor this defect, we must have good detection of damaged active regions on both PFET and NFET. However, PFET and NFET regions have very different optical noise characteristics due to varying levels of process uniformity. In addition, the distance between NFET and PFET has continued to shrink with the design rule, making evaluating each independently with optical inspection tools increasingly difficult. In this paper, we introduce new techniques to independently monitor both NFET and PFET defectivity, with improved performance over current methods.
引用
收藏
页码:1 / 4
页数:4
相关论文
共 4 条
  • [1] Advanced Gate Stack Design of Ferroelectric Transistor for Scaling towards 7nm FinFET Platform
    Choe, Gihun
    Yu, Shimeng
    [J]. 2021 SILICON NANOELECTRONICS WORKSHOP (SNW), 2021, : 31 - 32
  • [2] Integration of an advanced 3D TSV with the 7nm EUV logic process
    Ding, Shaofeng
    Choi, Yun Ki
    Kim, Jihyung
    Kang, Minguk
    Seo, Dongju
    Yoo, Haeri
    Lee, Joon Nyung
    Oh, Jae Hee
    Park, Won Ji
    Masuoka, Yuri Y.
    Ahn, Jeong Hoon
    Kwon, S. D.
    [J]. 2020 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2020, : 145 - 147
  • [3] Comprehensive Device and Product Level Reliability Studies on Advanced CMOS Technologies Featuring 7nm High-k Metal Gate FinFET Transistors
    Huang, D. S.
    Lee, J. H.
    Tsai, Y. S.
    Wang, Y. F.
    Huang, Y. S.
    Lin, C. K.
    Lu, Ryan
    He, Jun
    [J]. 2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [4] Advanced gate CDU control in sub-28nm node using poly slot process by scatterometry metrology
    Tzai, Wei-Jhe
    Chen, Howard
    Lin, Jun-Jin
    Huang, Yu-Hao
    Yu, Chun-Chi
    Lin, Ching-Hung Bert
    Yoo, Sungchul
    Huang, Chien-Jen Eros
    Mihardja, Lanny
    [J]. METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVII, 2013, 8681