A Novel Approach to Design a Redundant Binary Signed Digit Adder Cell Using Reversible Logic Gates

被引:0
|
作者
Shukla, Vandana [1 ]
Singh, O. P. [1 ]
Mishra, G. R. [1 ]
Tiwari, R. K. [2 ]
机构
[1] Amity Univ Uttar Pradesh, Amity Sch Engn & Technol, Lucknow Campus, Noida, Uttar Pradesh, India
[2] Dr RML Avadh Univ, Dept Phys & Elect, Faizabad, Uttar Pradesh, India
关键词
Fast Adder; RBSD adder; Reversible Logic Gates; Reversible Circuit Design; Low loss high-speed Adder;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Redundant Binary Signed Digit (RBSD) number system motivates the researchers to design high speed processing devices. RBSD adders can perform fast addition of two numbers due to the phenomenon of the absence of carry calculation and manipulation requirement. This paper presents a novel approach to design RBSD adder cell using some basic reversible logic gates such as feynman, BJN and peres gate. This adder cell design can be considered as an initial work for the low loss as well as high speed digital systems. Moreover, there is scope of further optimization of various performance parameters to enhance the efficiency of the designed adder circuit. This proposed designed is simulated using Modelsim tool and synthesised for Xilinx Spartan 3E with Device XC3S500E with 200 MHz frequency.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Design and analysis of SRAM cell using reversible logic gates towards smart computing
    Mohana Chandrika, O.
    Siva Kumar, M.
    [J]. JOURNAL OF SUPERCOMPUTING, 2022, 78 (02): : 2287 - 2306
  • [32] Design of a Power Efficient ALU Using Reversible Logic Gates
    Rahim, B. Abdul
    Dhananjaya, B.
    Fahimuddin, S.
    Dastagiri, N. Bala
    [J]. ICCCE 2018, 2019, 500 : 469 - 479
  • [33] Design and implementation of image kernels using reversible logic gates
    Raveendran, Sithara
    Edavoor, Pranose Jose
    Yernad Balachandra, Nithin Kumar
    Moodabettu Harishchandra, Vasantha
    [J]. IET IMAGE PROCESSING, 2020, 14 (16) : 4110 - 4121
  • [34] Modified signed-digit addition by using binary logic operations and its optoelectronic implementation
    Qian, F
    Li, GQ
    Ruan, H
    Liu, LR
    [J]. OPTICS AND LASER TECHNOLOGY, 1999, 31 (06): : 403 - 410
  • [35] Inexact Signed Wallace Tree Multiplier Design Using Reversible Logic
    Raveendran, Sithara
    Edavoor, Pranose J.
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    [J]. IEEE ACCESS, 2021, 9 : 108119 - 108130
  • [36] A Novel Approach to Design a 4-Bit Binary Comparator Circuit with Reversible Logic using CDSM Gate
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    [J]. INTERNATIONAL JOURNAL OF BUSINESS DATA COMMUNICATIONS AND NETWORKING, 2015, 11 (01) : 36 - 49
  • [37] Compact two-step parallel modified-signed-digit adder/subtractor based on binary logic operations using electron-trapping devices
    Li, GQ
    Qian, F
    Ruan, H
    Liu, LR
    [J]. PHOTONIC DEVICES AND ALGORITHMS FOR COMPUTING, 1999, 3805 : 30 - 38
  • [38] A Novel Design of a Multiplier Using Reversible Ternary Gates
    Panahi, Mohammad Mehdi
    Hashemipour, Omid
    Navi, Keivan
    [J]. IETE JOURNAL OF RESEARCH, 2021, 67 (06) : 744 - 753
  • [39] Modelling of basic reversible molecular logic gates and molecular full adder using a molecular diode model
    Safapour, Saleh
    Sabbaghi-Nadooshan, Reza
    Razaghian, Farhad
    Shokri, Ali asghar
    [J]. MOLECULAR SIMULATION, 2023, 49 (02) : 233 - 244
  • [40] A new nano-design of configurable logic module based on coplanar reversible adder and modified Fredkin gates using quantum technology
    Wang, Junzhuang
    Tan, Dongping
    Diakina, Ekaterina
    [J]. JOURNAL OF APPLIED PHYSICS, 2024, 135 (05)