Balancing 3D Network-on-Chip Latency in Multi-Application Mapping based on M/G/1 Delay Model

被引:0
|
作者
Feng, Gui [1 ]
Ge, Fen [1 ]
Wu, Ning [1 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Coll Elect & Informat Engn, Nanjing 210016, Jiangsu, Peoples R China
关键词
3D Network-on-Chip; M/G/1 queuing model; multi-application mapping;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Applying multi-applications to Network-on-Chip (NoC) communication structure has been receiving increasing attention recently. In this paper, we present a multi-application mapping algorithm for 3D NoC, which target to balance on-chip latency. Besides, we propose an accurate analytical delay model based on M/G/1 queuing model, which can be used to optimize performance and verify the constraint of delay in terms of flow level. In order to verify the efficiency of our proposed approach, several sets of multi-application benchmarks are evaluated. Simulation results show that the proposed algorithm reduces the maximum average latency by 18.32% and the standard deviation of latency by 15.57%.
引用
收藏
页码:17 / 22
页数:6
相关论文
共 50 条
  • [21] Application-Specific 3D Network-on-Chip Design Using Simulated Allocation
    Zhou, Pingqiang
    Yuh, Ping-Hung
    Sapatnekar, Sachin S.
    [J]. 2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 509 - +
  • [22] Deadlock-Free Adaptive Routing Based on The Repetitive Turn Model for 3D Network-on-Chip
    Cai, Yuan
    Xiang, Dong
    Ji, Xiang
    [J]. 2018 IEEE INT CONF ON PARALLEL & DISTRIBUTED PROCESSING WITH APPLICATIONS, UBIQUITOUS COMPUTING & COMMUNICATIONS, BIG DATA & CLOUD COMPUTING, SOCIAL COMPUTING & NETWORKING, SUSTAINABLE COMPUTING & COMMUNICATIONS, 2018, : 722 - 728
  • [23] Reliable Routing in 3D Optical Network-on-Chip Based on Fault Node Reuse
    Guo, Pengxing
    Hou, Weigang
    Guo, Lei
    Cai, Qing
    Zong, Yue
    Huang, Dandan
    [J]. 2015 7TH INTERNATIONAL WORKSHOP ON RELIABLE NETWORKS DESIGN AND MODELING (RNDM) PROCE4EDINGS, 2015, : 92 - 98
  • [24] Energy efficient heuristic application mapping for 2-D mesh-based network-on-chip
    Sharma, Pradeep Kumar
    Biswas, Santosh
    Mitra, Pinaki
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2019, 64 : 88 - 100
  • [25] Topology-Aware Floorplanning for 3D Application-Specific Network-on-Chip Synthesis
    Huang, Bo
    Chen, Song
    Zhong, Wei
    Yoshimura, Takeshi
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1732 - 1735
  • [26] A 1-Cycle 1.25 GHz Bufferless Router for 3D Network-on-Chip
    Feng, Chaochao
    Lu, Zhonghai
    Jantsch, Axel
    Zhang, Minxuan
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2012, E95D (05): : 1519 - 1522
  • [27] An Efficient Partitioning Algorithm Based on Hypergraph for 3D Network-On-Chip Architecture Floorplanning
    Tan, Junyan
    Cai, Chunhua
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [28] Power Optimization for Application-Specific 3D Network-on-Chip with Multiple Supply Voltages
    Wang, Kan
    Dong, Sheqin
    [J]. 2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 362 - 367
  • [29] Test Scheduling Optimization for 3D Network-on-Chip Based on Cloud Evolutionary Algorithm of Pareto multi-objective
    Xu, Chuanpei
    Niu, Junhao
    Wang, Suyan
    Ling, Jing
    [J]. YOUNG SCIENTISTS FORUM 2017, 2018, 10710
  • [30] Design Space Exploration of 3D Network-on-Chip: A Sensitivity-based Optimization Approach
    Lee, Dongjin
    Das, Sourav
    Kim, Dae Hyun
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (03)