Selecting a Synthesizable RISC-V Processor Core for Low-cost Hardware Devices

被引:0
|
作者
Gookyi, Dennis Agyemanh Nana [1 ]
Ryoo, Kwangki [1 ]
机构
[1] Hanbat Natl Univ, Dept Informat & Commun Engn, Daejeon, South Korea
来源
关键词
Hardware Resources; IoT; Low-Cost Hardware Devices; RISC-V; SoC; Synthesizable Processors;
D O I
10.3745/JIPS.03.0129
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The Internet-of-Things (IoT) has been deployed in almost every facet of our day to day activities. This is made possible because sensing and data collection devices have been given computing and communication capabilities. The devices implement System-on-Chips (SoCs) that incorporate a lot of functionalities, yet they are severely constrained in terms of memory capacitance, hardware area, and power consumption. With the increase in the functionalities of sensing devices, there is a need for low-cost synthesizable processors to handle control, interfacing, and error processing. The first step in selecting a synthesizable processor core for low-cost devices is to examine the hardware resource utilization to make sure that it fulfills the requirements of the device. This paper gives an analysis of the hardware resource usage of ten synthesizable processors that implement the Reduced Instruction Set Computer Five (RISC-V) Instruction Set Architecture (ISA). All the ten processors are synthesized using Vivado v2018.02. The maximum frequency, area, and power reports are extracted and a comparison is made to determine which processor is ideal for low-cost hardware devices.
引用
下载
收藏
页码:1406 / 1421
页数:16
相关论文
共 50 条
  • [21] DuckCore: A Fault-Tolerant Processor Core Architecture Based on the RISC-V ISA
    Li, Jiemin
    Zhang, Shancong
    Bao, Chong
    ELECTRONICS, 2022, 11 (01)
  • [22] Developing an Ultra-low Power RISC-V Processor for Anomaly Detection
    Park, Jina
    Choi, Eunjin
    Lee, Kyungwon
    Lee, Jae-Jin
    Han, Kyuseung
    Lee, Woojoo
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [24] A RISC-V ISA Compatible Processor IP for SoC
    Budi, Suseela
    Gupta, Pradeep
    Varghese, Kuruvilla
    Bharadwaj, Amrutur
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [25] An Energy Consumption Benchmark for a Low-Power RISC-V Core Aimed at Implantable Medical Devices
    Molina-Robles, Roberto
    Arnaud, Alfredo
    Miguez, Matias
    Gak, Joel
    Chacon-Rodriguez, Alfonso
    Garcia-Ramirez, Ronny
    IEEE EMBEDDED SYSTEMS LETTERS, 2023, 15 (02) : 57 - 60
  • [26] An unprotected RISC-V Soft-core processor on an SRAM FPGA: Is it as bad as it sounds?
    Forlin, Bruno Endres
    van Huffelen, Wouter
    Cazzaniga, Carlo
    Rech, Paolo
    Alachiotis, Nikolaos
    Ottavi, Marco
    2023 IEEE EUROPEAN TEST SYMPOSIUM, ETS, 2023,
  • [27] Design and Verification Environment for RISC-V Processor Cores
    Oleksiak, Adrian
    Cieslak, Sebastian
    Marcinek, Krzysztof
    Pleskacz, Witold A.
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 206 - 209
  • [28] Efficient resource shared RISC-V multicore processor
    Islam, Md Ashraful
    Kise, Kenji
    2021 IEEE 14TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2021), 2021, : 366 - 372
  • [29] A Minimal RISC-V Vector Processor for Embedded Systems
    Johns, Matthew
    Kazmierski, Tom J.
    PROCEEDINGS OF THE 2020 FORUM FOR SPECIFICATION AND DESIGN LANGUAGES (FDL), 2020,
  • [30] An Implementation of a Pattern Matching Accelerator on a RISC-V Processor
    Takayama, Riku
    Tada, Jubee
    2022 TENTH INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING WORKSHOPS, CANDARW, 2022, : 273 - 275