Hardwired MPEG-4 repetitive padding

被引:0
|
作者
Kuzmanov, G [1 ]
Vassiliadis, S
van Eijndhoven, JTJ
机构
[1] Delft Univ Technol, EEMCS, Comp Engn Lab, NL-2600 GA Delft, Netherlands
[2] PHILIPS Res, Dept Informat & Software Technol, Eindhoven, Netherlands
关键词
arithmetic-logical-unit (ALU) augmentation; field-programmable gate array (FPGA); hardwired repetitive padding; MPEG-4; systolic structure;
D O I
10.1109/TMM.2005.843365
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We consider two hardwired solutions for repetitive padding, a performance restricting algorithm for real time MPEG-4 execution. The first solution regards application specific implementations, the second regards general purpose processing. For the application specific implementations we propose a systolic array structure. To determine the chip area and speed, we have synthesized its VHDL models for two field-programmable gate array families-Xilinx and Altera. Depending on the implemented configuration, the unit can process between 77 K and 950 K macroblocks per second (MB/s) when mapped on FPGA chips containing less than 10 K logical gates and frequency capabilities below 100 MHz. The second approach regards an augmentation of a general-purpose arithmetic logical units with an extra functionality added to perform repetitive padding. At trivial hardware costs of a few hundred 2 x 2 AND-OR logic gates, we achieve an order of magnitude speed-up compared to nonaugmented general purpose processor padding. The proposed hardware solutions meet the requirements of all MPEG-4 visual profile levels. Both approaches have been proven to be scalable and fit into different architectural concepts and operand widths.
引用
收藏
页码:261 / 268
页数:8
相关论文
共 50 条
  • [1] Shape adaptive padding for MPEG-4
    Edirisinghe, EA
    Jiang, J
    Grecos, C
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2000, 46 (03) : 514 - 520
  • [2] Shape adaptive padding for MPEG-4
    Edirisinghe, EA
    Jiang, J
    Grecos, C
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - 2000 DIGEST OF TECHNICAL PAPERS, 2000, : 128 - 129
  • [3] VLSI Hardware accelerator for the MPEG-4 padding algorithm
    Heer, C
    Migge, K
    MEDIA PROCESSORS 1999, 1998, 3655 : 113 - 119
  • [4] Transform domain motion estimation without macroblock-based repetitive padding for MPEG-4 video
    Chen, J
    Liu, KJR
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : C130 - C133
  • [5] Bi-directional data flow architecture for padding in MPEG-4
    Chandrsekhar, L
    Vaithianathan, K
    Ramaswamy, K
    Panchanathan, S
    MEDIA PROCESSORS 2000, 2000, 3970 : 161 - 166
  • [6] Arbitrarily-shaped video coding: Smart padding versus MPEG-4 LPE/ZERO padding
    Yu, AC
    Shen, GB
    Zeng, B
    Au, OC
    2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 25 - 28
  • [8] Boundary macroblock padding in MPEG-4 video decoding using a graphics coprocessor
    Garg, R
    Chung, CY
    Kim, D
    Kim, Y
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2002, 12 (08) : 719 - 723
  • [9] Object boundary padding technique for improving MPEG-4 video compression efficiency
    Edirisinghe, EA
    Jiang, J
    Grecos, C
    ELECTRONICS LETTERS, 1999, 35 (17) : 1453 - 1455
  • [10] Transcoding of MPEG-4 BIFS into MPEG-4 LASeR
    Shahab, Q
    Kim, M
    Visual Communications and Image Processing 2005, Pts 1-4, 2005, 5960 : 1967 - 1978