Evaluating the Support of MTC Applications On Intel Xeon Phi Many-Core Accelerators

被引:1
|
作者
Nookala, Poornima [1 ]
Dimitropoulos, Serapheim [1 ]
Stough, Karl [1 ]
Raicu, Ioan [1 ]
机构
[1] IIT, Dept Comp Sci, Chicago, IL 60616 USA
关键词
Many-task computing; Accelerators; Intel Xeon Phi Coprocessor; Programming models; Execution models;
D O I
10.1109/CLUSTER.2015.87
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As Many-Task Computing (MTC) is becoming common-place on clusters, grids, and supercomputers, research that aims to take advantage of the new advances in hardware for MTC workloads is becoming more relevant. A good example is the design of frameworks like GeMTC that incorporate general purpose GPU hardware to improve the concurrency of executing tasks. This work attempts to support MTC workloads on the Intel Xeon Phi accelerators. Our plan is to develop two frameworks that will achieve that goal. One based on OpenMP and the other one based on Intel's Symmetric Communication Interface (SCIF) provided for Many-Integrated Core (MIC) accelerators like the Xeon Phi. Both frameworks aim to provide the same interface as GeMTC, leveraging the integration efforts with the Swift parallel programming system. Our end-goal is to present how programming many-core computing processors can be made easier and more productive using OpenMP or SCIF, and enable the execution of MTC workloads hybrid accelerator-based systems.
引用
收藏
页码:510 / 511
页数:2
相关论文
共 50 条
  • [11] Alya Multiphysics Simulations on Intel's Xeon Phi Accelerators
    Vazquez, Mariano
    Houzeaux, Guillaume
    Rubio, Felix
    Simarro, Christian
    HIGH PERFORMANCE COMPUTING, CARLA 2014, 2014, 485 : 248 - 254
  • [12] A survey on evaluating and optimizing performance of Intel Xeon Phi
    Mittal, Sparsh
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2020, 32 (19):
  • [13] Performance Evaluation of Kvazaar HEVC Intra Encoder on Xeon Phi Many-core Processor
    Koivula, Ari
    Viitanen, Marko
    Lemmetti, Ari
    Vanne, Jarno
    Hamalainen, Timo D.
    2015 IEEE GLOBAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (GLOBALSIP), 2015, : 1250 - 1254
  • [14] A power measurement environment for PCIe accelerators Application to the Intel Xeon Phi
    Igual, Francisco D.
    Jara, Luis M.
    Gomez-Perez, Jose I.
    Pinuel, Luis
    Prieto-Matias, Manuel
    COMPUTER SCIENCE-RESEARCH AND DEVELOPMENT, 2015, 30 (02): : 115 - 124
  • [15] HPC Programming on Intel Many-Integrated-Core Hardware with MAGMA Port to Xeon Phi
    Dongarra, Jack
    Gates, Mark
    Haidar, Azzam
    Jia, Yulu
    Kabir, Khairul
    Luszczek, Piotr
    Tomov, Stanimire
    SCIENTIFIC PROGRAMMING, 2015, 2015
  • [16] Portable HPC Programming on Intel Many-Integrated-Core Hardware with MAGMA Port to Xeon Phi
    Dongarra, Jack
    Gates, Mark
    Haidar, Azzam
    Jia, Yulu
    Kabir, Khairul
    Luszczek, Piotr
    Tomov, Stanimire
    PARALLEL PROCESSING AND APPLIED MATHEMATICS (PPAM 2013), PT I, 2014, 8384 : 571 - 581
  • [17] Auto-tuning Streamed Applications on Intel Xeon Phi
    Zhang, Peng
    Fang, Jianbin
    Tang, Tao
    Yang, Canqun
    Wang, Zheng
    2018 32ND IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS), 2018, : 515 - 525
  • [18] Modeling Performance and Energy for Applications Offloaded to Intel Xeon Phi
    Lawson, Gary
    Sundriyal, Vaibhav
    Sosonkina, Masha
    Shen, Yuzhong
    PROCEEDINGS OF CO-HPC 2015: 2ND INTERNATIONAL WORKSHOP ON HARDWARE-SOFTWARE CO-DESIGN FOR HIGH PERFORMANCE COMPUTING, 2015,
  • [19] Evaluating the transport layer of the ALFA framework for the Intel® Xeon Phi™ Coprocessor
    Santogidis, Aram
    Hirstius, Andreas
    Lalis, Spyros
    21ST INTERNATIONAL CONFERENCE ON COMPUTING IN HIGH ENERGY AND NUCLEAR PHYSICS (CHEP2015), PARTS 1-9, 2015, 664
  • [20] A Randomized LU-based Solver Using GPU and Intel Xeon Phi Accelerators
    Baboulin, Marc
    Khabou, Amal
    Remy, Adrien
    EURO-PAR 2015: PARALLEL PROCESSING WORKSHOPS, 2015, 9523 : 175 - 184