Hypermedia processors: Design space exploration

被引:0
|
作者
Kin, J [1 ]
Lee, CH [1 ]
Mangione-Smith, WH [1 ]
Potkonjak, M [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90024 USA
关键词
D O I
10.1109/MMSP.1998.738954
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a framework for area optimal system design space exploration for hypermedia applications, We focus on a category of processors that are programmable yet optimized to a hypermedia application. The key components of the framework presented in this paper are a retargetable instruction-level parallelism compiler, instruction level simulators, a set of complete media applications written in a high level language and a media processor synthesis algorithm. The framework addresses the need for area optimal system design by exploiting the instruction-level parallelism found in media applications by compilers that target multiple-instruction-issue processors. Using the framework we conduct an extensive exploration of area optimal system design space for a hypermedia application. We found that there is enough ILP in the typical media and communication applications to achieve highly concurrent execution when throughput requirements are high. On the other hand, when throughput requirements are low, there is no need to use multiple-instruction-issue processors.
引用
收藏
页码:323 / 328
页数:6
相关论文
共 50 条
  • [41] Practical Design Space Exploration
    Nardi, Luigi
    Koeplinger, David
    Olukotun, Kunle
    2019 IEEE 27TH INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS, AND SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS 2019), 2019, : 347 - 358
  • [42] Accelerating design space exploration
    Haubelt, C
    Teich, J
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 79 - 84
  • [43] INSIDE: Instruction selection/identification & design exploration for extensible processors
    Cheung, N
    Parameswaran, S
    Henkel, J
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 291 - 297
  • [44] A design flow for architecture exploration and implementation of partially reconfigurable processors
    Karuri, Kingshuk
    Chattopadhyay, Anupam
    Chen, Xiaolin
    Kammler, David
    Hao, Ling
    Leupers, Rainer
    Meyr, Heinrich
    Ascheid, Gerd
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (10) : 1281 - 1294
  • [45] Joint Circuit-System Design Space Exploration of Multiplier Unit Structure for Energy-Efficient Vector Processors
    Ratkovic, Ivan
    Palomar, Oscar
    Stanic, Milan
    Duric, Milovan
    Pesic, Djordje
    Unsal, Osman
    Cristal, Adrian
    Valero, Mateo
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 19 - 26
  • [46] Exploring the Design Space of Specialized Multicore Neural Processors
    Taha, Tarek M.
    Hasan, Raqibul
    Yakopcic, Chris
    McLean, Mark R.
    2013 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2013,
  • [47] HYPERMEDIA EXPLORATION WITH INTERACTIVE DYNAMIC MAPS
    ZIZI, M
    BEAUDOUINLAFON, M
    INTERNATIONAL JOURNAL OF HUMAN-COMPUTER STUDIES, 1995, 43 (03) : 441 - 464
  • [48] HYPERMEDIA - INTERACTIVE EXPLORATION OF A MEDIEVAL TOWN
    CALVANI, A
    EDUCATIONAL & TRAINING TECHNOLOGY INTERNATIONAL, 1990, 27 (01): : 51 - 57
  • [49] Formulation of Design Space Exploration Problems by Composable Design Space Identification
    Jordao, Rodolfo
    Sander, Ingo
    Becker, Matthias
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 1204 - 1207
  • [50] IDeSyDe: Systematic Design Space Exploration via Design Space Identification
    Jordao, Rodolfo
    Becker, Matthias
    Sander, Ingo
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (05)