Hypermedia processors: Design space exploration

被引:0
|
作者
Kin, J [1 ]
Lee, CH [1 ]
Mangione-Smith, WH [1 ]
Potkonjak, M [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90024 USA
关键词
D O I
10.1109/MMSP.1998.738954
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a framework for area optimal system design space exploration for hypermedia applications, We focus on a category of processors that are programmable yet optimized to a hypermedia application. The key components of the framework presented in this paper are a retargetable instruction-level parallelism compiler, instruction level simulators, a set of complete media applications written in a high level language and a media processor synthesis algorithm. The framework addresses the need for area optimal system design by exploiting the instruction-level parallelism found in media applications by compilers that target multiple-instruction-issue processors. Using the framework we conduct an extensive exploration of area optimal system design space for a hypermedia application. We found that there is enough ILP in the typical media and communication applications to achieve highly concurrent execution when throughput requirements are high. On the other hand, when throughput requirements are low, there is no need to use multiple-instruction-issue processors.
引用
收藏
页码:323 / 328
页数:6
相关论文
共 50 条
  • [1] Design space exploration of media processors:: A parameterized scheduler
    Paya-Vaya, Guillermo
    Martin-Langerwerf, Javier
    Taptimthong, Piriya
    Pirsch, Peter
    IC-SAMOS: 2007 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2007, : 41 - +
  • [2] A Design Space Exploration Methodology for Parameter Optimization in Multicore Processors
    Kansakar, Prasanna
    Munir, Arslan
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (01) : 2 - 15
  • [3] Design Space Exploration for Chiplet-Assembly-Based Processors
    Pal, Saptadeep
    Petrisko, Daniel
    Kumar, Rakesh
    Gupta, Puneet
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (04) : 1062 - 1073
  • [4] A Design Space Exploration Methodology for Parameter Optimization in Multicore Processors
    Kansakar, Prasanna
    Munir, Arslan
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 613 - 618
  • [5] Design space exploration for java processors with cross-profiling
    Institute of Computer Engineering, Vienna University of Technology, Austria
    不详
    QEST - Int. Conf. Quant. Eval. Syst., 1600, (109-118):
  • [6] Automatic design space exploration of register bypasses in embedded processors
    Shrivastava, Aviral
    Park, Sanghyun
    Earlie, Eugene
    Dutt, Nikil D.
    Nicolau, Alex
    Paek, Yunheung
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (12) : 2102 - 2115
  • [7] USING HYPERMEDIA TO CREATE AN EXPLORATION SPACE FOR USERS
    GRICE, RA
    INTERNATIONAL FORUM ON INFORMATION AND DOCUMENTATION, 1994, 19 (3-4): : 28 - 31
  • [8] Design space exploration of partially re-configurable embedded processors
    Chattopadhyay, A.
    Ahmed, W.
    Karuri, K.
    Kammler, D.
    Leupers, R.
    Ascheid, G.
    Meyr, H.
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 319 - 324
  • [9] Design Space Exploration for Java']Java Processors with Cross-Profiling
    Schoeberl, Martin
    Binder, Walter
    Moret, Philippe
    Villazon, Alex
    SIXTH INTERNATIONAL CONFERENCE ON THE QUANTITATIVE EVALUATION OF SYSTEMS, PROCEEDINGS, 2009, : 109 - +
  • [10] Optimizing value prediction for ILP processors: A design space exploration approach
    Yang, Ling
    Zheng, Zhong
    Huang, Libo
    Yan, Run
    Ma, Sheng
    Wang, Yongwen
    Xu, Weixia
    INTEGRATION-THE VLSI JOURNAL, 2025, 103