Reliability of Fan-Out Wafer-Level Packaging with Large Chips and Multiple Re-Distributed Layers

被引:7
|
作者
Lau, John [1 ]
Li, Ming [1 ]
Lei, Yang [1 ]
Li, Margie [1 ]
Yong, Qing Xiang [2 ]
Cheng, Zhong [2 ]
Chen, Tony [3 ]
Xu, Iris [3 ]
Fan, Nelson [1 ]
Kuah, Eric [1 ]
Li, Zhang [3 ]
Tan, Kim Hwee [3 ]
Cheung, Y. M. [1 ]
Ng, Eric [1 ]
Lo, Penny [1 ]
Kai, Wu [1 ]
Hao, Ji [1 ]
Beica, Rozalia [4 ]
Wee, Koh Sau
Ran, Jiang
Xi, Cao
Lim, Sze Pei [5 ]
Lee, N. C.
Ko, Cheng-Ta [6 ]
Yang, Henry [6 ]
Chen, Y. H. [6 ]
Tao, Mian [7 ]
Lo, Jeffery [7 ]
Lee, Ricky [7 ]
机构
[1] ASM Pacific Technol Ltd, Singapore, Singapore
[2] Huawei Technol Co Ltd, Shenzhen, Peoples R China
[3] Jiangyin Changdian Adv Packaging Co Ltd, Wuxi, Jiangsu, Peoples R China
[4] Dow Chem Co USA, Midland, MI 48674 USA
[5] Indium Corp, Chennai, Tamil Nadu, India
[6] Unimicron Technol Corp, Taoyuan, Taiwan
[7] Hong Kong Univ Sci & Technol, Hong Kong, Peoples R China
关键词
D O I
10.1109/ECTC.2018.00239
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, the reliability (thermal-cycling and shock) performances of chip-first and die face-up FOWLP (fan-out wafer-level packaging) with a very large silicon chip (10mmx10mm) embedded in an epoxy molding compound (EMC) package (13.42mmx13.42mm) with three RDLs (redistribution layers) are experimentally determined. Emphasis is placed on the estimation of the Weibull life distribution, characteristic life, and failure rate of the solder joint and RDL of this package. The fan-out wafer-level package is assembled on a printed circuit board (PCB) with 908 (Sn3wt%Ag0.5wt%Cu) solder joints. It is a 6-layer PCB. The sample sizes for the thermal-cycling test and shock test are, respectively, equal to 60 and 24. The failure location and modes of the thermal-cycling test and shock test of the fan-out wafer-level package solder joints and RDLs are provided and discussed. 3-D nonlinear finite element models are constructed and analyzed for the fan-out package during thermal-cycling and shock conditions. The simulation results are correlated to the experimental results. Finally, recommendations on improving the FOWLP solder joints and RDLs under thermal and shock conditions are provided.
引用
下载
收藏
页码:1574 / 1582
页数:9
相关论文
共 50 条
  • [41] One Micron Redistribution for Fan-Out Wafer Level Packaging
    Flack, Warren W.
    Hsieh, Robert
    Ha-Ai Nguyen
    Slabbekoorn, John
    Lorant, Christophe
    Miller, Andy
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [42] Study on Process Induced Wafer Level Warpage of Fan-Out Wafer Level Packaging
    Che, F. X.
    Ho, David
    Ding, Mian Zhi
    MinWoo, Daniel Rhee
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1879 - 1885
  • [43] In-situ Cure Shrinkage Characterization of Epoxy Molding Compounds for Fan-Out Wafer-Level Packaging
    Wang, Xiaobai
    Andriani, Yosephine
    Liu, Songlin
    Chen, Zhaohui
    Zhang, Xiaowu
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 432 - 437
  • [44] Direct-Write 3D Printing of Interconnects for Fan-Out Wafer-Level Packaging
    Dawes, Jacob
    Johnston, Matthew L.
    2022 IEEE INTERNATIONAL CONFERENCE ON FLEXIBLE AND PRINTABLE SENSORS AND SYSTEMS (IEEE FLEPS 2022), 2022,
  • [45] Warpage simulation for the reconstituted wafer used in fan-out wafer level packaging
    Chiu, Tz-Cheng
    Yeh, En-Yu
    MICROELECTRONICS RELIABILITY, 2018, 80 : 14 - 23
  • [46] Highly (111)-oriented Nanotwinned Cu for High Fatigue Resistance in fan-out wafer-level packaging
    Li, Yu-Jin
    Theng, Chih-Han
    Tseng, I-Hsin
    Chen, Chih
    Lin, Benson
    Chang, Chia-Cheng
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 758 - 762
  • [47] Fan-Out Wafer and Panel Level Packaging as Packaging Platform for Heterogeneous Integration
    Braun, Tanja
    Becker, Karl-Friedrich
    Hoelck, Ole
    Voges, Steve
    Kahle, Ruben
    Dreissigacker, Marc
    Schneider-Ramelow, Martin
    MICROMACHINES, 2019, 10 (05)
  • [48] Reliability of Fan-Out Wafer Level Packaging For III-V RF Power MMICs
    Tomas, Ariane
    Marechal, Laurent
    Almeida, Rodrigo
    Neffati, Mehdy
    Malbert, Nathalie
    Fremont, Helene
    Labat, Nathalie
    Garnier, Arnaud
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1779 - 1785
  • [49] On the Feasibility of Fan-Out Wafer-Level Packaging of Capacitive Micromachined Ultrasound Transducers (CMUT) by Using Inkjet-Printed Redistribution Layers
    Roshanghias, Ali
    Dreissigacker, Marc
    Scherf, Christina
    Bretthauer, Christian
    Rauter, Lukas
    Zikulnig, Johanna
    Braun, Tanja
    Becker, Karl-F.
    Rzepka, Sven
    Schneider-Ramelow, Martin
    MICROMACHINES, 2020, 11 (06)
  • [50] Development of Advanced Fan-out Wafer Level Package (embedded Wafer Level BGA) Packaging
    Jin, Yonggang
    Teysseyre, Jerome
    Baraton, Xavier
    Yoon, S. W.
    Lin, Yaojian
    Marimuthu, Pandi C.
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 151 - 156