All-Digital Transmitter Architecture Based on Two-Path Parallel 1-bit High Pass Filtering DACs

被引:5
|
作者
Gebreyohannes, Fikre Tsigabu [1 ]
Frappe, Antoine [2 ]
Cathelin, Philippe [3 ]
Cathelin, Andreia [3 ]
Kaiser, Andreas [2 ]
机构
[1] Sorbonne Univ, CNRS, Lab Informat Paris 6, F-75005 Paris, France
[2] Univ Lille, CNRS, Cent Lille, ISEN,Univ Valenciennes,UMR IEMN 8520, F-59000 Lille, France
[3] ST Microelectronics, F-38926 Crolles, France
关键词
Digital transmitter; high pass FIR DACs; time-interleaving; parallel DACs; D/A CONVERTER; DYNAMIC SFDR; CURRENT-MODE; BANDWIDTH; POWER; GHZ; IMPROVEMENT; MODULATOR; FIR;
D O I
10.1109/TCSI.2018.2853992
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel transmitter architecture which is tailored for low power, all-digital, and high speed implementation. It is based on two-path parallel digital-to-analog converters (DAC) which are driven by 180 degrees phase-shifted clocks. The architecture operates in high pass mode and extends the output carrier frequency up to half the DAC clock rate. To decrease the number of analog unit current cells in the converter, a low-pass Delta Sigma-modulator is used. Since the modulator also converts the input resolution to 1-bit, an inherently-linear digital-to-analog conversion is realized by embedding filtering in the DAC. Furthermore, the finite impulse response DAC transfer function is designed to cancel the Delta Sigma-modulator quantization noise. Simulation results at system level demonstrate the robustness of the architecture against random coefficient mismatches, and its suitability for broadband transmissions. The error vector magnitude of the quadrature output is simulated for up to 15% random coefficient mismatch and it maintains a value below -22 dB even when the input signal bandwidths vary from 20 MHz (64-subcarrier OFDM) to 160 MHz (512-subcarrier OFDM). Experimental results are presented to discuss the validity of the proposed all-digital transmitter architecture and to highlight the challenges of implementing it in advanced CMOS nodes.
引用
收藏
页码:3956 / 3969
页数:14
相关论文
共 26 条
  • [1] An all-digital transmitter with a 1-bit DAC
    Venkataraman, Jagadish
    Collins, Oliver
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2007, 55 (10) : 1951 - 1962
  • [2] An All-Digital Reconfigurable RF Transmitter for Walkie-Talkie Applications based on 1-bit/3-bit Sigma-Delta Modulation
    Li, Feiyi
    Liu, Weixing
    Xue, Pan
    Hong, Zhiliang
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 635 - 637
  • [3] All-digital 1-bit RSFQ autocorrelator for radioastronomy applications: Design and experimental results
    Rylyakov, AV
    Polonsky, SV
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1998, 8 (01) : 14 - 19
  • [4] 1-bit Band-Pass Delta-Sigma Modulator with Parallel IIR Form for Concurrent Multiband Digital Transmitter
    Maehata, Takashi
    Kameda, Suguru
    Suematsu, Noriharu
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2017, E100B (07) : 1152 - 1159
  • [5] An Outphasing Architecture Based on Parallel Radio Frequency-Pulse Width Modulation Method for All-Digital Transmitter
    Wang, Xu
    Zhou, Qiang
    Wang, Min
    Fu, Haoyang
    ELECTRONICS, 2024, 13 (02)
  • [6] A novel IFPWM-based all-digital transmitter architecture and FPGA implementation
    Mehboob, Rahman
    Ul Haque, Muhammad Fahim
    Malik, Tahir
    Johansson, Ted
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2025, 53 (01) : 466 - 476
  • [7] A novel IFPWM-based all-digital transmitter architecture and FPGA implementation
    Department of Telecommunications Engineering, NED University of Engineering and Technology, Karachi, Pakistan
    不详
    Int J Circuit Theory Appl,
  • [8] AN FPGA BASED 1-BIT ALL DIGITAL TRANSMITTER EMPLOYING DELTA-SIGMA MODULATION WITH RF OUTPUT FOR SDR
    Shehata, Khaled A.
    Aboul-Dahab, Mohamed A.
    El Ramly, Salwa H.
    Hamouda, Karim A.
    SCS: 2008 2ND INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS, 2008, : 343 - +
  • [9] All-Digital Transmitter based on Cascaded Delta-Sigma Modulators for Relaxing the Analog Filtering Requirements
    Dinis, Daniel C.
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    2017 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2017, : 145 - 148
  • [10] A Line Coding for Digital RF Transmitter Using a 1-Bit Band-Pass Delta-Sigma Modulator
    Maehata, Takashi
    Kameda, Suguru
    Suematsu, Noriharu
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2018, E101B (11) : 2313 - 2319