Low standby leakage 12T SRAM cell characterisation

被引:9
|
作者
Yadav, Arjun [1 ]
Nakhate, Sangeeta [1 ]
机构
[1] MANIT, Elect & Commun Dept, Bhopal 462003, India
关键词
Word; cell ratio; pull-up ratio; standby power; RSNM; WSNM; DESIGN; ROBUST;
D O I
10.1080/00207217.2015.1126859
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a low power and variability-aware static random access memory (SRAM) architecture based on a twelve-transistor (12T) cell is proposed. This cell obtains low static power dissipation due to a parallel global latch (G-latch) and storage latch (S-latch), along with a global wordline (GWL), which offer a high cell ratio and pull-up ratio for reliable read and write operations and a low cell ratio and pull-up ratio during idle mode to reduce the standby power dissipation. In the idle state, only the S-latch stores bits, while the G-latch is isolated from the S-latch and the GWL is deactivated. The leakage power consumption of the proposed SRAM cell is thereby reduced by 38.7% compared to that of the conventional six-transistor (6T) SRAM cell. This paper evaluates the impact of the chip supply voltage and surrounding temperature variations on the standby leakage power and observes considerable improvement in the power dissipation. The read/write access delay, read static noise margin (SNM) and write SNM were evaluated, and the results were compared with those of the standard 6T SRAM cell. The proposed cell, when compared with the existing cell using the Monte Carlo method, shows an appreciable improvement in the standby power dissipation and layout area.
引用
收藏
页码:1446 / 1459
页数:14
相关论文
共 50 条
  • [1] A Novel Low Power 12T SRAM Cell with Improved SNM
    Sharma, Ashima
    Bharti, Manisha
    [J]. PROCEEDINGS OF THE 2019 6TH INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2019, : 98 - 101
  • [2] Leakage power attack resilient Schmitt trigger based 12T symmetric SRAM cell
    Naz, Syed Farah
    Shah, Ambika Prasad
    Gupta, Neha
    [J]. MICROELECTRONICS JOURNAL, 2023, 139
  • [3] Implementation of High Performance 12T SRAM Cell
    Navajothi, R.
    Rahuman, A. Kaleel
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [4] A Schmitt-trigger based low read power 12T SRAM cell
    Ashish Sachdeva
    V. K. Tomar
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 105 : 275 - 295
  • [5] Radiation Hardened and Leakage Power Attack Resilient 12T SRAM Cell for Secure Nuclear Environments
    Mondal, Debabrata
    Naz, Syed Farah
    Shah, Ambika Prasad
    [J]. PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2023, GLSVLSI 2023, 2023, : 227 - 228
  • [6] A Schmitt-trigger based low read power 12T SRAM cell
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (02) : 275 - 295
  • [7] A design of low swing and multi threshold voltage based low power 12T SRAM cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2015, 45 : 108 - 121
  • [8] Low power and write-enhancement RHBD 12T SRAM cell for aerospace applications
    Prasad, Govind
    Mandi, Bipin Chandra
    Ali, Maifuz
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (02) : 377 - 388
  • [9] Low Power with High Stability 12T MTCMOS Based SRAM Cell for Write Operation
    Upadhyay, Prashant
    Kar, Rajib
    Mandal, Durbadal
    Ghoshal, Sakti P.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [10] Low power and write-enhancement RHBD 12T SRAM cell for aerospace applications
    Govind Prasad
    Bipin Chandra Mandi
    Maifuz Ali
    [J]. Analog Integrated Circuits and Signal Processing, 2021, 107 : 377 - 388