Low-power VLSI architecture for neural data compression using vocabulary-based approach

被引:1
|
作者
Narasimhan, Seetharam [1 ]
Zhou, Yu [1 ]
Chiel, Hillel J. [2 ]
Bhunia, Swarup [1 ]
机构
[1] Case Western Reserve Univ, Dept Elect Engn & Comp Sci, Cleveland, OH 44106 USA
[2] Case Western Reserve Univ, Dept Biol, Cleveland, OH 44106 USA
来源
2007 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE | 2007年
关键词
neural prosthesis; data compression; wavelet transform; vocabulary-based approach; low power;
D O I
10.1109/BIOCAS.2007.4463327
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Modern-day bio-implantable chips for neural prostheses cannot monitor a large number of electrodes at the same time since they suffer from excessively high data rates. Hence, it is imperative to design area and power-efficient digital circuits for appropriate conditioning of the recorded neural signal in order to remain within the bandwidth constraint. Previously, we have proposed an algorithm for neural data compression, which incorporates the concept of creating and maintaining a dynamic vocabulary of neural spike waveforms represented as wavelet transform coefficients. In this paper, we propose an appropriate architecture for low-power and area-efficient VLSI implementation of the scheme. Based on simulation results, the hardware consumes 3.55 mu W and 0.36 mW power using 0.18 mu m CMOS technology for 1-channel and 100-channel neural recording applications, respectively.
引用
收藏
页码:134 / +
页数:2
相关论文
共 50 条
  • [31] Low-Power AES Data Encryption Architecture for a LoRaWAN
    Tsai, Kun-Lin
    Leu, Fang-Yie
    You, Ilsun
    Chang, Shuo-Wen
    Hu, Shiung-Jie
    Park, Hoonyong
    IEEE ACCESS, 2019, 7 : 146348 - 146357
  • [32] Design of Low-Power Wallace Tree Multiplier Architecture Using Modular Approach
    Solanki, Vaibhavi
    Darji, A. D.
    Singapuri, Harikrishna
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (09) : 4407 - 4427
  • [33] Design of Low-Power Wallace Tree Multiplier Architecture Using Modular Approach
    Vaibhavi Solanki
    A. D. Darji
    Harikrishna Singapuri
    Circuits, Systems, and Signal Processing, 2021, 40 : 4407 - 4427
  • [34] Reconfigurable CORDIC-Based Low-Power DCT Architecture Based on Data Priority
    Lee, Min-Woo
    Yoon, Ji-Hwan
    Park, Jongsun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 1060 - 1068
  • [35] A Multi-Pixel Compression for Low-Power Imaging System and Architecture
    Lee, Wonseok
    Lim, Kyeongjong
    Cheon, Jeonghyeon
    Jeong, Soyi
    Lim, Jinyeon
    Cho, Youngsung
    Ishikawa, Shusaku
    Jo, Seongwon
    Song, Seongwook
    Kang, Minsu
    Kim, Kyungil
    Lim, Seunghyun
    Kim, Youngjin
    Choi, Sunghoo
    Kyoung, Jungchan
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [36] A novel VLSI architecture for Lempel-Ziv based data compression
    Lai, YK
    Chen, KC
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 617 - 620
  • [37] Fast-Converging and Low-Power LDPC Decoding: Algorithm, Architecture, and VLSI Implementation
    Saleh Usman
    Mohammad M. Mansour
    Journal of Signal Processing Systems, 2021, 93 : 1271 - 1286
  • [38] Fast-Converging and Low-Power LDPC Decoding: Algorithm, Architecture, and VLSI Implementation
    Usman, Saleh
    Mansour, Mohammad M.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (11): : 1271 - 1286
  • [39] High-Speed and Low-Power VLSI-Architecture for Inexact Speculative Adder
    Shrestha, Rahul
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [40] Low-power VLSI architecture for telescopic search block-matching motion estimation
    Zhang, W.J.
    Qiu, X.H.
    Zhou, R.D.
    Chen, H.Y.
    Kondo, T.
    Nakashima, T.
    Ishitani, T.
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (05): : 670 - 676