High Throughput FPGA Implementation of Reed-Solomon Encoder for Space Data Systems

被引:0
|
作者
Garg, Dimple [1 ]
Sharma, C. P. [1 ]
Chaurasia, Pratap [1 ]
Chowdhury, Arup Roy [1 ]
机构
[1] ISRO, Ctr Space Applicat, Ahmadabad 380053, Gujarat, India
关键词
CCSDS; Encoder; Reed Solomon; RTL; VHDL;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reed Solomon code is one of the most powerful channel code that provide high bit error tolerance with good coding gain and low overheads. Reed Solomon RS(255,239) Encoder along with shortened configuration have been developed using VHDL that is fully compatible to Consultative Committee for Space Data Systems(CCSDS) standard. The development being at register transfer level can be ported to any FPGA and ASIC. This development provides ready to use solution of high throughput Reed Solomon encoder for CCSDS recommended configuration. The encoder design is optimized to supports high data rate with minimal resource utilization. The Register Transfer Level (RTL) VHDL design of RS encoder is developed, simulated and implemented in Actel ProASIC 3E FPGA. The paper give brief overview of RS encoder related to design and performance followed by development results of simulation and hardware implementation
引用
收藏
页数:5
相关论文
共 50 条
  • [1] VLSI implementation of Reed-Solomon encoder algorithm for communication systems
    Dash A.R.
    Lenka T.R.
    [J]. Radioelectronics and Communications Systems, 2013, 56 (9) : 441 - 447
  • [2] Comments on "vLSI implementation of Reed-Solomon encoder algorithm for communication systems"
    Samanta J.
    Bhaumik J.
    [J]. Radioelectron. Commun. Syst., 7 (331-332): : 331 - 332
  • [3] FPGA based design and implementation of Reed-Solomon encoder & decoder for Error Detection and Correction
    Parvathi, P.
    Prasad, P. Rajendra
    [J]. 2015 CONFERENCE ON POWER, CONTROL, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES FOR SUSTAINABLE GROWTH (PCCCTSG), 2015, : 261 - U435
  • [4] Design and Implementation of Reed-Solomon Encoder in CMMB System
    Tan, Zefu
    Xie, Hong
    Wu, Guangjie
    Liao, Mingxia
    [J]. 2010 6TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS NETWORKING AND MOBILE COMPUTING (WICOM), 2010,
  • [5] A SYSTOLIC REED-SOLOMON ENCODER
    SEROUSSI, G
    [J]. IEEE TRANSACTIONS ON INFORMATION THEORY, 1991, 37 (04) : 1217 - 1220
  • [6] VHDL Design and FPGA Implementation of a Parallel Reed-Solomon (15, K, D) Encoder/Decoder
    Elharoussi, Mustapha
    Hamyani, Asmaa
    Belkasmi, Mostafa
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (01) : 33 - 37
  • [7] AN LSI FOR A REED-SOLOMON ENCODER DECODER
    ONISHI, K
    SUGIYAMA, K
    ISHIDA, Y
    KUSUONKI, Y
    YAMAGUCHI, T
    [J]. JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 1986, 34 (05): : 378 - 378
  • [8] FPGA Implementation Reed Solomon Encoder for Visual Sensor Networks
    Ong, Jia Jan
    Ang, L. -M.
    Seng, K. P.
    [J]. COMPUTER COMMUNICATION AND MANAGEMENT, 2011, 5 : 88 - 92
  • [9] Implementation of high speed Reed-Solomon decoder
    Kim, DS
    Choi, JC
    Chung, DJ
    [J]. 42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 808 - 812
  • [10] A VLSI implementation of a low complexity Reed-Solomon encoder and decoder for CDPD
    Ge, Q
    Mao, JF
    Rong, MT
    [J]. 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 435 - 439