IntelliNoC: A Holistic Design Framework for Energy-Efficient and Reliable On-Chip Communication for Manycores

被引:21
|
作者
Wang, Ke [1 ]
Louri, Ahmed [1 ]
Karanth, Avinash [2 ]
Bunescu, Razvan [2 ]
机构
[1] George Washington Univ, Dept Elect & Comp Engn, Washington, DC 20037 USA
[2] Ohio Univ, Sch Elect Engn & Comp Sci, Athens, OH 45701 USA
关键词
Network-on-Chip (NoC); Reinforcement Learning; NoC Performance; Reliability; Energy-Efficiency; ROUTER ARCHITECTURE; POWER; MODEL; NETWORK;
D O I
10.1145/3307650.3322274
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology scales, Network-on-Chips (NoCs), currently being used for on-chip communication in manycore architectures, face several problems including high network latency, excessive power consumption, and low reliability. Simultaneously addressing these problems is proving to be difficult due to the explosion of the design space and the complexity of handling many trade-offs. In this paper, we propose IntelliNoC, an intelligent NoC design framework which introduces architectural innovations and uses reinforcement learning to manage the design complexity and simultaneously optimize performance, energy-efficiency, and reliability in a holistic manner. IntelliNoC integrates three NoC architectural techniques: (1) multi-function adaptive channels (MFACs) to improve energy-efficiency; (2) adaptive error detection/correction and re-transmission control to enhance reliability; and (3) a stress-relaxing bypass feature which dynamically powers off NoC components to prevent overheating and fatigue. To handle the complex dynamic interactions induced by these techniques, we train a dynamic control policy using Q-learning, with the goal of providing improved fault-tolerance and performance while reducing power consumption and area overhead. Simulation using PARSEC benchmarks shows that our proposed IntelliNoC design improves energy-efficiency by 67% and mean-time-to-failure (MTTF) by 77%, and decreases end-to-end packet latency by 32% and area requirements by 25% over baseline NoC architecture.
引用
收藏
页码:589 / 600
页数:12
相关论文
共 50 条
  • [41] Easy, Fast, and Energy-Efficient Object Detection on Heterogeneous On-Chip Architectures
    Totoni, Ehsan
    Dikmen, Mert
    Garzaran, Maria Jesus
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2013, 10 (04)
  • [42] An energy-efficient design of microkernel-based on-chip OS for NOC-based manycore system
    Hu, Wei
    Guo, Hong
    Zhang, Kai
    Liu, Jun
    Liu, Xiaoming
    Shi, Qingsong
    JOURNAL OF SUPERCOMPUTING, 2017, 73 (08): : 3344 - 3365
  • [43] An energy-efficient design of microkernel-based on-chip OS for NOC-based manycore system
    Wei Hu
    Hong Guo
    Kai Zhang
    Jun Liu
    Xiaoming Liu
    Qingsong Shi
    The Journal of Supercomputing, 2017, 73 : 3344 - 3365
  • [44] Energy-efficient Wireless Network-on-Chip Architecture with Log-Periodic On-Chip Antennas
    Shamim, Md Shahriar
    Mansoor, Naseef
    Ganguly, Amlan
    Samaiyar, Aman
    Deb, Sujay
    Ram, Shobha Sunndar
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 85 - 86
  • [45] Energy-Efficient and Fault-Tolerant Taskgraph Scheduling for Manycores and Grids
    Eitschberger, Patrick
    Keller, Joerg
    EURO-PAR 2013: PARALLEL PROCESSING WORKSHOPS, 2014, 8374 : 769 - 778
  • [46] EnergySmart: Toward Energy-Efficient Manycores for Near-Threshold Computing
    Karpuzcu, Ulya R.
    Sinkar, Abhishek
    Kim, Nam Sung
    Torrellas, Josep
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 542 - 553
  • [47] Efficient On-chip Communication for Neuromorphic Systems
    Kumar, Shobhit
    Das, Shirshendu
    Jamadar, Manaal Mukhtar
    Kaur, Jaspinder
    2021 IEEE SMARTWORLD, UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING & COMMUNICATIONS, INTERNET OF PEOPLE, AND SMART CITY INNOVATIONS (SMARTWORLD/SCALCOM/UIC/ATC/IOP/SCI 2021), 2021, : 234 - 239
  • [48] Energy-efficient communication
    Mehdi Asghari
    Ashok V. Krishnamoorthy
    Nature Photonics, 2011, 5 : 268 - 270
  • [49] Energy-Efficient On-Chip Training for Customized Home-based Rehabilitation Systems
    Goksoy, A. Alper
    An, Sizhe
    Ogras, Umit Y.
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [50] Delay and energy efficient design of on-chip encoded bus with repeaters
    Zhang, Qingh
    Wang, Jinxiang
    Ye, Yizheng
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 377 - 382