Geometry of synthesis - A structured approach to VLSI design

被引:6
|
作者
Ghica, Dan R. [1 ]
机构
[1] Univ Birmingham, Birmingham B15 2TT, W Midlands, England
关键词
design; languages; theory; syntactic control of interference; geometry of interaction; game semantics; synthesis;
D O I
10.1145/1190215.1190269
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
We propose a new technique for hardware synthesis from higher-order functional languages with imperative features based on Reynolds's Syntactic Control of Interference. The restriction on contraction in the type system is useful for managing the thorny issue of sharing of physical circuits. We use a semantic model inspired by game semantics and the geometry of interaction, and express it directly as a certain class of digital circuits that form a cartesian, monoidal-closed category. A soundness result is given, which is also a correctness result for the compilation technique.
引用
收藏
页码:363 / 375
页数:13
相关论文
共 50 条
  • [21] A test implementation approach for VLSI testable design
    Du, J
    Zhao, YF
    Yu, LX
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 2086 - 2089
  • [22] An evolutionary approach for VLSI standard cell design
    Bahuman, A
    Rasheed, K
    Bishop, B
    CEC'02: PROCEEDINGS OF THE 2002 CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1 AND 2, 2002, : 431 - 436
  • [23] SYSTEM APPROACH TO THE DESIGN OF VLSI TESTER.
    Fazil, M.M.
    CSIO Communications (Central Scientific Instruments Organization), 1985, 12 (2-4): : 102 - 110
  • [24] THE VLSI DESIGN AUTOMATION ASSISTANT - A SYNTHESIS EXPERT
    KOWALSKI, TJ
    AT&T TECHNICAL JOURNAL, 1988, 67 (01): : 81 - 92
  • [25] A SEMANTIC APPROACH FOR MODULAR SYNTHESIS OF VLSI SYSTEMS
    BALAKRISHNAN, M
    SUTARWALA, S
    MAJUMDAR, AK
    BANERJI, DK
    LINDERS, JG
    MAJITHIA, JC
    INFORMATION PROCESSING LETTERS, 1988, 27 (01) : 1 - 7
  • [26] Zero Skew Clock Synthesis in VLSI Design
    Wu, Guirong
    Jia, Song
    Wang, Yuan
    Zhang, Ganggang
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 213 - 216
  • [27] FAILURE DIAGNOSIS OF STRUCTURED VLSI
    WAICUKAUSKI, JA
    LINDBLOOM, E
    IEEE DESIGN & TEST OF COMPUTERS, 1989, 6 (04): : 49 - 60
  • [28] VLSI Design of a Depth Map Estimation Circuit Based on Structured Light Algorithm
    Fan, Yu-Cheng
    Huang, Pin-Kang
    Liu, Hung-Kuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2281 - 2294
  • [29] A HIERARCHICAL STANDARD CELL APPROACH FOR CUSTOM VLSI DESIGN
    TOKUDA, T
    KOREMATSU, J
    TOMISAWA, O
    ASAI, S
    OHKURA, I
    ENOMOTO, T
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1984, 3 (03) : 172 - 177
  • [30] AN INTEGRATED MODULAR AND STANDARD CELL VLSI DESIGN APPROACH
    KASAI, R
    FUKAMI, K
    TANSHO, K
    KITAZAWA, H
    HORIGUCHI, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (01) : 407 - 412