Leveraging Pre-Silicon Verification Resources for the Post-Silicon Validation of the IBM POWER7 Processor

被引:0
|
作者
Adir, Allon [1 ]
Nahir, Amir [1 ]
Shurek, Gil [1 ]
Ziv, Avi [1 ]
Meissner, Charles [2 ]
Schumann, John [2 ]
机构
[1] IBM Res, Haifa, Israel
[2] IBM Server & Technol Grp, Austin, TX USA
关键词
Functional Verification; Post-Silicon Validation; Stimuli Generation; Coverage;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The growing importance of post-silicon validation in ensuring functional correctness of high-end designs has increased the need for synergy between the pre-silicon verification and post-silicon validation. This synergy starts with a common verification plan. It continues with common verification goals and shared tools and techniques. This paper describes our experience in improving this synergy in the pre- and post-silicon verification of IBM's POWER7 processor chip and by leveraging pre-silicon methodologies and techniques in the post-silicon validation of the chip.
引用
收藏
页码:569 / 574
页数:6
相关论文
共 38 条
  • [1] Bridging Pre-Silicon Verification and Post-Silicon Validation
    Nahir, Amir
    Ziv, Avi
    Galivanche, Rajesh
    Hu, Alan
    Abramovici, Miron
    Bentley, Bob
    Bertacco, Valeria
    Camilleri, Albert
    Foster, Harry
    Kapoor, Shakti
    [J]. PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 94 - 95
  • [2] A Unified Methodology for Pre-Silicon Verification and Post-Silicon Validation
    Adir, Allon
    Copty, Shady
    Landa, Shimon
    Nahir, Amir
    Shurek, Gil
    Ziv, Avi
    Meissner, Charles
    Schumann, John
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1590 - 1595
  • [3] Post-Silicon Validation of the IBM POWER9 Processor
    Kolan, Tom
    Mendelson, Hillel
    Sokhin, Vitali
    Reick, Kevin
    Tsanko, Elena
    Wetli, Greg
    [J]. PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 999 - 1002
  • [4] Post-Silicon Validation of the IBM POWER8 Processor
    Nahir, Amir
    Dusanapudi, Manoj
    Kapoor, Shakti
    Reick, Kevin
    Roesner, Wolfgang
    Schubert, Klaus-Dieter
    Sharp, Keith
    Wetli, Greg
    [J]. 2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [5] An integrated flow from pre-silicon simulation to post-silicon verification
    Melani, Massimiliano
    D'Ascoli, Francesco
    Marino, Corrado
    Fanucci, Luca
    Giambastiani, Adolfo
    Rocchi, Alessandro
    De Marinis, Marco
    Monterastelli, Andrea
    [J]. PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 205 - +
  • [6] A Method to Leverage Pre-Silicon Collateral and Analysis for Post-Silicon Testing and Validation
    Miller, Gary
    Bhattarai, Bandana
    Hsu, Yu-Chin
    Dutt, Jay
    Chen, Xi
    Bakewell, George
    [J]. PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 575 - 578
  • [7] Automated Debugging from Pre-Silicon to Post-Silicon
    Dehbashi, Mehdi
    Fey, Goerschwin
    [J]. 2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 324 - 329
  • [8] Estimation of Power Integrity Impact to Low Power Processor Performance through Pre-Silicon Simulation and Post-Silicon Measurements
    Pan, Christopher
    Shayan, Amirali
    Popovich, Mikhail
    Bowles, Kevin
    [J]. PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 681 - +
  • [9] Symbolic Quick Error Detection for Pre-Silicon and Post-Silicon Validation: Frequently Asked Questions
    Singh, Eshan
    Lin, David
    Barrett, Clark
    Mitra, Subhasish
    [J]. IEEE DESIGN & TEST, 2016, 33 (06) : 55 - 62
  • [10] Accelerating Chip Design with Machine Learning: From Pre-Silicon to Post-Silicon
    Zhuo, Cheng
    Yu, Bei
    Gao, Di
    [J]. 2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 227 - 232