共 31 条
- [21] High-performance metal hard mask process using novel TiN film for 32-nm node Cu interconnect and beyond 2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
- [23] REAP (Raster e-beam advanced process) using 50kV raster e-beam system for sub-100nm node mask technology EMERGING LITHOGRAPHIC TECHNOLOGIES VI, PTS 1 AND 2, 2002, 4688 : 401 - 411
- [24] A novel CBRAM integration using subtractive dry-etching process of Cu enabling high-performance memory scaling down to 10nm node 2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
- [25] In situ fabrication of metal gate/high-κ dielectric gate stacks using a potential lower cost front-end process for the sub-90 nm CMOS technology node JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2005, 23 (02): : 437 - 442
- [26] Fabrication of TaN-gated ultra-thin MOSFETs (EOT <1.0nm) with HfO2 using a novel oxygen scavenging process for sub 65nm application 2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 226 - 227
- [27] Capacitance reduction effect using capping-layer removal process for porous low-k (k=2.5)/Cu system toward 45nm technology node PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 144 - 146
- [28] A 180nm lift-off process for 5GHz band surface acoustic wave filters using an I-line reduction stepper 2003 IEEE ULTRASONICS SYMPOSIUM PROCEEDINGS, VOLS 1 AND 2, 2003, : 1754 - 1757
- [29] Misalignment-tolerated, Cu dual damascene interconnects with low-k SiOCH film by a novel via-first, multi-hard-mask process for sub-100nm-node, ASICs 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 853 - 856