Reduction of Process Variations for Sub-5-nm Node Fin and Nanosheet FETs Using Novel Process Scheme

被引:26
|
作者
Yoon, Jun-Sik [1 ]
Lee, Seunghwan [1 ]
Lee, Junjong [1 ]
Jeong, Jinsu [1 ]
Yun, Hyeok [1 ]
Baek, Rock-Hyun [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, Pohang Si 37673, South Korea
关键词
Contribution; dc; fin; nanosheet (NS); process (systematic) variations; Spearman's correlation; sub-5-nm node; VARIABILITY; SENSITIVITY;
D O I
10.1109/TED.2020.2995340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Process (systematic) variations of sub-5-nm node fin field-effect transistors (FinFETs) and nanosheet field-effect transistors (NSFETs) were investigated thoroughly using fully calibrated TCAD. All the process parameters consisting of front-end-as well as middle-of-line structure were independently randomized within feasible process conditions. A novel process scheme called source/drain patterning (SDP), having a superior performance by decreasing outer fringing capacitance through the downsized source/drain (S/D) epi, has also been analyzed for the variability study. SDP FinFETs have smaller variations of threshold voltages (V-th), OFF-state currents (I-OFF), and effective currents (I-eff) than conventional ones because the subfin leakage is effectively controlled by bottom oxide (BO) beneath the source/drain instead of high punchthrough-stopper doping. The Spearman's correlation results between process parameters, I-OFF, and I-eff, showed that the process parameters affecting the short-channel effects vary I-OFF and I-eff greatly. Especially, the most critical one was the fin width (W-fin) for FinFETs. SDP NSFETs have the smallest variations of V-th, I-OFF, and I-eff. The BO blocks the bottom leakage completely, and the variations of nanosheet (NS) thickness(T-NS) aremuchsmaller than those of W-fin due to the different process flows: epitaxial growth for T-NS versus patterning for W-fin. Therefore, NSFETs are promising to reduce the variations of V-th, I-OFF, and I-eff in the sub-5-nm node.
引用
收藏
页码:2732 / 2737
页数:6
相关论文
共 31 条
  • [21] High-performance metal hard mask process using novel TiN film for 32-nm node Cu interconnect and beyond
    Torazawa, Naoki
    Hinomura, Toru
    Harada, Takeshi
    Kabe, Tatsuya
    Inagaki, Daisuke
    Morinaga, Yasunori
    Shibata, Junichi
    Shigetoshi, Takushi
    Hazue, Shunsuke
    Motojima, Dai
    Matsumoto, Susumu
    Kishida, Takenobu
    2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
  • [22] A novel simple sub-15 nm line-and-space patterning process flow using directed self-assembly technology
    Seino, Yuriko
    Kasahara, Yusuke
    Sato, Hironobu
    Kobayashi, Katsutoshi
    Miyagi, Ken
    Minegishi, Shinya
    Kodera, Katsuyoshi
    Kanai, Hideki
    Tobana, Toshikatsu
    Kihara, Naoko
    Fujiwara, Tomoharu
    Hirayanagi, Noriyuki
    Kawamonzen, Yoshiaki
    Azuma, Tsukasa
    MICROELECTRONIC ENGINEERING, 2015, 134 : 27 - 32
  • [23] REAP (Raster e-beam advanced process) using 50kV raster e-beam system for sub-100nm node mask technology
    Baik, KH
    Dean, R
    Mueller, M
    Lu, MY
    Lem, H
    Osborne, S
    Abboud, F
    EMERGING LITHOGRAPHIC TECHNOLOGIES VI, PTS 1 AND 2, 2002, 4688 : 401 - 411
  • [24] A novel CBRAM integration using subtractive dry-etching process of Cu enabling high-performance memory scaling down to 10nm node
    Redolfi, A.
    Goux, L.
    Jossart, N.
    Yamashita, F.
    Nishimura, E.
    Urayama, D.
    Fujimoto, K.
    Witters, T.
    Lazzarino, F.
    Jurczak, M.
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
  • [25] In situ fabrication of metal gate/high-κ dielectric gate stacks using a potential lower cost front-end process for the sub-90 nm CMOS technology node
    Damjanovic, D
    Singh, R
    Poole, KF
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2005, 23 (02): : 437 - 442
  • [26] Fabrication of TaN-gated ultra-thin MOSFETs (EOT <1.0nm) with HfO2 using a novel oxygen scavenging process for sub 65nm application
    Choi, C
    Kang, CY
    Rhee, SJ
    Abkar, MS
    Krishna, SA
    Zhang, MH
    Kim, H
    Lee, T
    Zhu, F
    Ok, I
    Koveshnikov, S
    Lee, JC
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 226 - 227
  • [27] Capacitance reduction effect using capping-layer removal process for porous low-k (k=2.5)/Cu system toward 45nm technology node
    Ohashi, N.
    Soda, E.
    Suzuki, T.
    Kondo, S.
    Oda, N.
    Ogawa, S.
    Saito, S.
    PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 144 - 146
  • [28] A 180nm lift-off process for 5GHz band surface acoustic wave filters using an I-line reduction stepper
    Iwata, K
    Koshido, Y
    Hagi, T
    Yoshino, Y
    Makino, T
    Arai, S
    2003 IEEE ULTRASONICS SYMPOSIUM PROCEEDINGS, VOLS 1 AND 2, 2003, : 1754 - 1757
  • [29] Misalignment-tolerated, Cu dual damascene interconnects with low-k SiOCH film by a novel via-first, multi-hard-mask process for sub-100nm-node, ASICs
    Ohtake, H
    Tagami, M
    Arita, K
    Hayashi, Y
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 853 - 856
  • [30] Novel contact-plug process with low-resistance nucleation layer using diborane-reduction tungsten atomic-layer-deposition method for 32 nm complementary metal-oxide-semiconductor devices and beyond
    Yutani, Akie
    Ichinose, Kazuhito
    Maekawa, Kazuyoshi
    Asai, Koyu
    Kojima, Masayuki
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2464 - 2467