High speed sample and hold design using closed-loop pole-zero cancelation

被引:4
|
作者
Mirhaj, S. Arash [1 ]
Norouzpour-Shirazi, Arashk [1 ]
Jafarabadi-Ashtiani, Shahin [1 ]
Shoaei, Omid [1 ]
机构
[1] Univ Tehran, Coll Engn, Sch Elect & Comp Engn, Tehran 14395515, Iran
关键词
Analog integrated circuits; Sample and hold circuits; Low power design; Pipeline; Analog to digital circuits; CIRCUITS;
D O I
10.1016/j.mejo.2011.10.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new closed loop Sample-and-Hold (S&H) architecture is proposed for pipeline analog-to-digital converter (ADC) that breaks the precision-speed-power trade off by means of canceling out the first closed loop pole. This pole-canceling results in widening the bandwidth of the S&H up to the second pole. In this architecture, two amplifiers are used: one for accuracy with little power consumption, another one for high-speed response, which consumes most of the total power. Exploiting these two amplifiers remedies some of the tradeoffs and limitations of opamp design in S&H circuits. Simulated by HSPICE with a standard BSIM3v3 0.13 mu m technology, the S&H achieves 80 dB SFDR for a 1.6 V-ppd output at 500 MHz sampling rate. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1353 / 1358
页数:6
相关论文
共 50 条
  • [1] Closed-loop pole design for vibration suppression
    Papadopoulos, M
    Garcia, E
    [J]. JOURNAL OF GUIDANCE CONTROL AND DYNAMICS, 1997, 20 (02) : 333 - 337
  • [2] ANOTHER RELATION BETWEEN CLOSED-LOOP POLE AND ZERO LOCATIONS
    RAO, SN
    [J]. INTERNATIONAL JOURNAL OF CONTROL, 1977, 26 (05) : 817 - 818
  • [3] THE STABILITY PROBLEM OF CLOSED-LOOP SAMPLE-AND-HOLD AMPLIFIERS
    CHEN, CC
    TSAO, HW
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 78 (05) : 907 - 910
  • [4] Two Controller Design Procedures Using Closed-Loop Pole Placement Technique
    Cirtoaje, Vasile
    Baiesu, Alina Simona
    Mihalache, Sanda Florentina
    [J]. CONTROL ENGINEERING AND APPLIED INFORMATICS, 2009, 11 (01): : 34 - 42
  • [5] Design of IIR filters using a pole-zero mapping approach
    Quelhas, Mauricio F.
    Petraglia, Antonio
    Petraglia, Mariane R.
    [J]. DIGITAL SIGNAL PROCESSING, 2013, 23 (04) : 1314 - 1321
  • [6] ON THE DESIGN OF POLE-ZERO APPROXIMATIONS USING A LOGARITHMIC ERROR MEASURE
    BLOMMER, MA
    WAKEFIELD, GH
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1994, 42 (11) : 3245 - 3248
  • [7] Design of Tracking Control System by Closed-Loop Pole Placement
    Zhang, Shengguo
    Zhang, Shuo
    Zhang, Guoheng
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MECHATRONICS AND INDUSTRIAL INFORMATICS, 2015, 31 : 79 - 84
  • [8] POLE ZERO CANCELLATIONS AND CLOSED-LOOP PROPERTIES OF AN H-INFINITY MIXED SENSITIVITY DESIGN PROBLEM
    TSAI, MC
    GEDDES, EJM
    POSTLETHWAITE, I
    [J]. AUTOMATICA, 1992, 28 (03) : 519 - 530
  • [9] Integrated design and PD control of high-speed closed-loop mechanisms
    Wu, FX
    Zhang, WJ
    Li, Q
    Ouyang, PR
    [J]. JOURNAL OF DYNAMIC SYSTEMS MEASUREMENT AND CONTROL-TRANSACTIONS OF THE ASME, 2002, 124 (04): : 522 - 528
  • [10] Automatic Pole-Zero/Zero-Pole digital compensator for high-resolution spectroscopy: Design and experiments
    Geraci, A
    Pullia, A
    Ripamonti, G
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1999, 46 (04) : 817 - 821