Activity-sensitive flip-flop and latch selection for reduced energy

被引:0
|
作者
Heo, S [1 ]
Krashinsky, R [1 ]
Asanovic, K [1 ]
机构
[1] MIT, Comp Sci Lab, Cambridge, MA 02139 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents new techniques to evaluate the energy and delay of flip-flop and latch designs and shows that no single existing design performs well across the wide range of operating regimes present in complex systems. We propose the use of a selection of flip-flop and latch designs, each tuned for different activation patterns and speed requirements. We illustrate the use of our technique on a pipelined MIPS processor datapath running SPECint95 benchmarks, where we reduce total flip-flop and latch energy by over 60% without increasing cycle time.
引用
收藏
页码:59 / 74
页数:16
相关论文
共 50 条
  • [41] Flip-flop selection to maximize TDF coverage with partial enhanced scan
    Xu, Gefu
    Singh, Adit D.
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 335 - 340
  • [42] An integrated state assignment and flip-flop selection technique for FSM synthesis
    Ahmad, I
    Ali, FM
    Ul-Mustafa, R
    MICROPROCESSORS AND MICROSYSTEMS, 2000, 24 (03) : 141 - 152
  • [43] Zero-Sleep-Leakage Flip-Flop Circuit With Conditional-Storing Memristor Retention Latch
    Jung, Chul-Moon
    Jo, Kwan-Hee
    Lee, Eun-Sub
    Huan Minh Vo
    Min, Kyeong-Sik
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (02) : 360 - 366
  • [44] High speed soft-error-tolerant latch and flip-flop design for multiple VDD circuit
    Lin, Saihua
    Yang, Huazhong
    Luo, Rong
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 273 - +
  • [45] Design of hardened flip-flop using Schmitt trigger-based SEM latch in CNTFET technology
    Badugu, Divya Madhuri
    Sunithamani, S.
    Shaik, Javid Basha
    Vobulapuram, Ramesh Kumar
    CIRCUIT WORLD, 2021, 47 (01) : 51 - 59
  • [46] Flip-Flop SEUs Mitigation Through Partial Hardening of Internal Latch and Adjustment of Clock Duty Cycle
    Li, Yuanqing
    Breitenreiter, Anselm
    Andjelkovic, Marko
    Schrape, Oliver
    Krstic, Milos
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 9 - 14
  • [47] Design of Ternary D Flip-Flop Using One Latch with Neuron-MOS Literal Circuit
    Zhou, Xuanchang
    Hang, Guoqiang
    2013 NINTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION (ICNC), 2013, : 272 - 276
  • [48] A reduced clock-swing flip-flop (RCSFF) for 63% power reduction
    Kawaguchi, H
    Sakurai, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (05) : 807 - 811
  • [49] IC FORMS AN EDGE-SENSITIVE R-S FLIP-FLOP
    MURUGESAN, S
    EDN, 1986, 31 (20) : 204 - 204
  • [50] Methodological Issues in Free Energy Calculation of Lipid Flip-Flop in Bilayers
    Huang, Kun
    Garcia, Angel E.
    BIOPHYSICAL JOURNAL, 2013, 104 (02) : 31A - 31A