Cell projection use in mask-less lithography for 45nm & 32nm logic nodes

被引:4
|
作者
Manakli, S. [1 ,4 ]
Komami, H. [2 ]
Takizawa, M. [2 ]
Mitsuhashi, T. [3 ]
Pain, L. [4 ]
机构
[1] STMicroelectronics, 850 Rue Jean Monnet, F-38926 Crolles, France
[2] ADVANTEST, Saitama, Japan
[3] D2S Inc, Kohoku Ku, Yokohama, Kanagawa 2220033, Japan
[4] CEA, LETI, MINATEC, F-38054 Grenoble 9, France
来源
关键词
electron beam; cell projection; design; resolution; proximity effects; direct write; NGL;
D O I
10.1117/12.814730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the ever-increasing cost of equipment and mask complexity, the use of optical lithography for integrated circuit manufacturing is increasingly more complex and expensive. Recent workshops and conferences in semiconductor lithography underlined that one alternative to support sub-32nm technologies is mask-less lithography option using electron beam technology. However, this direct write approach based on variable shaped beam principle (VSB) is not sufficient in terms of throughput, i.e. of productivity. New direct write techniques like multibeam systems are under development, but these solutions will not be mature before 2012. The use of character/cell projection (CP) on industrial VSB tools is the first step to deal with the throughput concerns. This paper presents the status of the CP technology and evaluates its possible use for the 45nm and 32nm logic nodes. It will present standard cell and SRAM structures that are printed as single characters using the CP technique. All experiments are done using the Advantest tool (F3000) which can project up to 100 different cells per layer. Cell extractions and design have been performed with the design and software solution developed by D2S. In this paper, we first evaluate the performance gain that can be obtained with the CP approach compared to the standard VSB approach. This paper also details the patterning capability obtained by using the CP concept. An evaluation of the CD uniformity and process stability is also presented. Finally this paper discusses about the improvements of this technique to address high resolution and to improve the throughput concerns.
引用
收藏
页数:9
相关论文
共 42 条
  • [31] Patterning 45nm Flash/DRAM contact hole mask with hyper-NA immersion lithography and optimized illumination
    Chen, Ting
    Van den Broeke, Doug
    Hsu, Stephen
    Park, Sangbong
    Berger, Gabriel
    Coskun, Tamer
    de Vocht, Joep
    Corcoran, Noel
    Chen, Fung
    van der Heijden, Eddy
    Finders, Jo
    Engelen, Andre
    Socha, Robert
    OPTICAL MICROLITHOGRAPHY XIX, PTS 1-3, 2006, 6154 : U1050 - U1062
  • [32] Compensation of high-NA mask topography effects by using object modified Kirchhoff model for 65 and 45nm nodes
    Aksenov, Yuri
    Zandbergen, Peter
    Yoshizawa, Masaki
    OPTICAL MICROLITHOGRAPHY XIX, PTS 1-3, 2006, 6154 : U613 - U622
  • [33] Lithography manufacturing implementation for 65mn and 45nm nodes with model-based scattering bars using IML™ technology
    Hsu, N
    Van Den Broeke, D
    Laidig, T
    Wampler, KE
    Hollerbach, U
    Socha, R
    Chen, JF
    Hsu, S
    Shi, XL
    Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 355 - 367
  • [34] A highly scaled, high performance 45nm bulk logic CMOS technology with 0.242 μM2 SRAM cell
    Cheng, Kuan-Lun
    Wu, C. C.
    Wang, Y. P.
    Lin, D. W.
    Chu, C. M.
    Tarng, Y. Y.
    Lu, S. Y.
    Yang, S. J.
    Hsieh, M. H.
    Liu, C. M.
    Fu, S. P.
    Chen, J. H.
    Lin, C. T.
    Lien, W. Y.
    Huang, H. Y.
    Wang, P. W.
    Lin, H. H.
    Lee, D. Y.
    Huang, M. J.
    Nieh, C. F.
    Lin, L. T.
    Chen, C. C.
    Chang, W.
    Chiu, Y. H.
    Wang, M. Y.
    Yeh, C. H.
    Chen, F. C.
    Wu, C. M.
    Chang, Y. H.
    Wang, S. C.
    Hsieh, H. C.
    Lei, M. D.
    Goto, K.
    Tao, H. J.
    Cao, M.
    Tuan, H. C.
    Diaz, C. H.
    Mii, Y. J.
    2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 243 - 246
  • [35] Performance Analysis of Alternative Adder Cell Structures Using Clocked and Non-Clocked Logic Styles at 45nm Technology
    Laxmi, T. Bhagya
    Rajendar, S.
    Rangaiah, Y. Pandu
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 620 - 623
  • [36] Power-Aware Alternative Adder Cell Structure Using Swing Restored Complementary Pass Transistor Logic at 45nm Technology
    Bhagyalaxmi, T.
    Rajendar, S.
    Srinivas, S.
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 789 - 792
  • [37] COMPARISION ANALYSIS OF FINFET BASED 1-BIT FULL ADDER CELL IMPLEMENTED USING DIFFERENT LOGIC STYLES AT 10, 22 AND 32NM
    Sharma, Shivani
    Soni, Gaurav
    2016 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2016, : 660 - 667
  • [38] A 0.314μm2 6T-SRAM cell build with tall triple-gate devices for 45nm node applications using 0.75NA 193nm lithography
    Nackaerts, A
    Ercken, M
    Demuynck, S
    Lauwers, A
    Baerts, C
    Bender, H
    Boulaert, W
    Collaert, N
    Degroote, B
    Delvaux, C
    de Marneffe, JF
    Dixit, A
    De Meyer, K
    Hendrickx, E
    Heylen, N
    Jaenen, P
    Laidler, D
    Locorotondo, S
    Maenhoudt, M
    Moelants, M
    Pollentier, I
    Ronse, K
    Rooyackers, R
    Van Aelst, J
    Vandenberghe, G
    Vandervorst, W
    Vandeweyer, T
    Vanhaelemeersch, S
    Van Hove, M
    Van Olmen, J
    Verhaegen, S
    Versluijs, J
    Vrancken, C
    Wiaux, V
    Jurczak, M
    Bisemans, S
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 269 - 272
  • [39] 45nm Low Power CMOS Logic Compatible Embedded STT MRAM Utilizing a Reverse-Connection 1T/1MTJ Cell
    Lin, C. J.
    Kang, S. H.
    Wang, Y. J.
    Lee, K.
    Zhu, X.
    Chen, W. C.
    Li, X.
    Hsu, W. N.
    Kao, Y. C.
    Liu, M. T.
    Chen, W. C.
    Lin, YiChing
    Nowak, M.
    Yu, N.
    Tran, Luan
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 256 - +
  • [40] A 45nm high performance bulk logic platform technology (CMOS6) using ultra high NA(1.07) immersion lithography with hybrid dual-damascene structure and porous low-k BEOL
    Nii, H.
    Sanuki, T.
    Okayama, Y.
    Ota, K.
    Iwarnoto, T.
    Fujimaki, T.
    Kimura, T.
    Watanabe, R.
    Komoda, T.
    Eiho, A.
    Aikawa, K.
    Yamaguchi, H.
    Morimoto, R.
    Ohshima, K.
    Yokoyama, T.
    Matsumoto, T.
    Hachimine, K.
    Sogo, Y.
    Shino, S.
    Kanai, S.
    Yamazaki, T.
    Takahashi, S.
    Maeda, H.
    Iwata, T.
    Ohno, K.
    Takegawa, Y.
    Oishi, A.
    Togo, M.
    Fukasaku, K.
    Takasu, Y.
    Yamasaki, H.
    Inokuma, H.
    Matsuo, K.
    Sato, T.
    Nakazawa, M.
    Katagiri, T.
    Nakazawa, K.
    Shinyama, T.
    Tetsuka, T.
    Fujita, S.
    Kagawa, Y.
    Nagaoka, K.
    Muramatsu, S.
    Iwasa, S.
    Mimotogi, S.
    Yoshida, K.
    Sunouchi, K.
    Iwai, M.
    Saito, M.
    Ikeda, M.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 419 - +