Temperature-Aware Placement and Routing Algorithm Targeting 3D FPGAs

被引:0
|
作者
Siozios, Kostas [1 ]
Soudris, Dimitrios [1 ]
机构
[1] NTUA, Sch Elect & Comp Engn, Athens 15780, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In current reconfigurable architectures, the interconnect structures increasingly contribute to the delay and power consumption budget. The demand for increased clock frequencies and logic availability (smaller area foot print) makes the problem even more important, leading among others to rapid elevation in power density. Three-dimensional (3D) architectures are able to alleviate this problem by accommodating a number of functional layers, each of which might be fabricated in different technology. Since power consumption is a critical challenge for implementing applications onto reconfigurable hardware, a novel temperature-aware placement and routing (P&R) algorithm targeting 3D FPGAs, is introduced. The proposed algorithm achieves to redistribute the switched capacitance over identical hardware resources in a rather "balanced" profile, reducing among others the number of hotspot regions, the maximal values of power sources at hotspots, as well as the percentage of device area that consumes high power. For evaluation purposes, the proposed approach is realized as a new CAD tool, named 3DPRO (3D-Placement-and-Routing-Optimization), which is part of the complete framework, named 3D MEANDER. Comparing to alternative solutions, the proposed one reduces the percentage of silicon area that operates under high power by 63%, while it leads to energy savings (about 9%), with an almost negligible penalty in application's delay ranging from 1% up to 5%.
引用
收藏
页码:211 / 231
页数:21
相关论文
共 50 条
  • [41] Methodology for Early Estimation of Hierarchical Routing Resources in 3D FPGAs
    Nunna, Krishna Chaitanya
    Mehdipour, Farhad
    Yoshimura, Masayoshi
    Murakami, Kazuaki
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 213 - 218
  • [42] RALP: Reconvergence-Aware Layer Partitioning For 3D FPGAs
    Liu, Qingyu
    Ma, Yuchun
    Wang, Yu
    Luk, Wayne
    Bian, Jinian
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [43] An Evolutionary Algorithm for Netlist Partitioning Targeting 3-D FPGAs
    Maragos, Konstantinos
    Siozios, Kostas
    Soudris, Dimitrios
    IEEE EMBEDDED SYSTEMS LETTERS, 2015, 7 (04) : 117 - 120
  • [44] Cool Elevator: A Thermal-Aware Routing Algorithm for Partially Connected 3D NoCs
    Taheri, Ebadollah
    Patooghy, Ahmad
    Mohammadi, Karim
    2016 6TH INTERNATIONAL CONFERENCE ON COMPUTER AND KNOWLEDGE ENGINEERING (ICCKE), 2016, : 111 - 116
  • [45] A novel ant colony optimization based temperature-aware floorplanning algorithm
    Luo, Rong
    Sun, Peng
    ICNC 2007: THIRD INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 4, PROCEEDINGS, 2007, : 751 - +
  • [46] The Road Less Traveled: Congestion-Aware NoC Placement and Packet Routing for FPGAs
    Shahrouz, Soheil Gholami
    Betz, Vaughn
    2024 34TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL 2024, 2024, : 33 - 42
  • [47] Placement and routing for 3D-FPGAs using reinforcement learning and support vector machines
    Manimegalai, R
    Soumya, ES
    Muralidharan, V
    Ravindran, B
    Kamakoti, V
    Bhatia, D
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 451 - 456
  • [48] A Priority-Based Temperature-Aware Routing Protocol for Wireless Body Area Networks
    Oey, Christian Henry Wijaya
    Moh, Sangman
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2014, E97B (03) : 546 - 554
  • [49] A Mobility-Based Temperature-Aware Routing Protocol for Wireless Body Sensor Networks
    Kim, Beom-Su
    Kang, SeokYoon
    Lim, JuHo
    Kim, Kyong Hoon
    Kim, Ki-Il
    2017 31ST INTERNATIONAL CONFERENCE ON INFORMATION NETWORKING (ICOIN), 2017, : 63 - 66
  • [50] TREAD-M3D: Temperature-Aware DNN Accelerators for Monolithic 3-D Mobile Systems
    Shukla, Prachi
    Pavlidis, Vasilis F.
    Salman, Emre
    Coskun, Ayse K.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (12) : 4350 - 4363