On the advantages of serial architectures for low-power reliable computations

被引:0
|
作者
Beiu, V [1 ]
Aunet, S [1 ]
Nyathi, J [1 ]
Rydberg, RR [1 ]
Djupdal, A [1 ]
机构
[1] Washington State Univ, Sch EECS, Pullman, WA 99164 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper explores low-power reliable micro-architectures for addition. Power, speed, and reliability (both defect- and fault-tolerance) are important metrics of system design, spanning device, gate, block, and architectural levels. The analysis considers the low power needs of future systems at supply voltages comparable to threshold voltages (V-th). Theoretical analysis and simulations show a decline of the speed advantages of parallel adders when considering wire delays. These evaluations suggest that serial adders might do better for (ultra) low-power operation, with redundancy for enhancing reliability. We analyze 32-bit multiplexed serial adders. The robustness when using output-wired mirrored adder (majority) gates is shown under faulty conditions. Simulations (at 180nm, 120nm, and 70nm) identify the supply voltages where the power-delay- and energy-delay-products are minimized. These show that redundant serial adders are not only low-power and reliable, but can trade speed for power in a wide range (by varying V-DD both above and below V-th).
引用
收藏
页码:276 / 281
页数:6
相关论文
共 50 条
  • [21] Towards a Low-Power Accelerator of Many FPGAs for Stencil Computations
    Kobayashi, Ryohei
    Takamaeda-Yamazaki, Shinya
    Kise, Kenji
    2012 THIRD INTERNATIONAL CONFERENCE ON NETWORKING AND COMPUTING (ICNC 2012), 2012, : 343 - 349
  • [22] Low-Power Application-Specific Processor for FFT Computations
    Pitkaenen, Teemu Oskari
    Takala, Jarmo
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 63 (01): : 165 - 176
  • [23] Reliable routing for low-power smart space communications
    Daabaj, K.
    Dixon, M.
    Koziniec, T.
    Lee, K.
    IET COMMUNICATIONS, 2011, 5 (17) : 2491 - 2500
  • [24] Reliable Memory PUF Design for Low-Power Applications
    Golanbari, Mohammad Saber
    Kiamehr, Saman
    Bishnoi, Rajendra
    Tahoori, Mehdi B.
    2018 19TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2018, : 207 - 213
  • [25] High-Speed and Low-Power Serial Accumulator for Serial/Parallel Multiplier
    Meher, Manas Ranjan
    Jong, Ching-Chuen
    Chang, Chip-Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 176 - 179
  • [26] Reliable low-power wireless networks over unstable transmission power
    Kotian, Roshan
    Exarchakos, Georgios
    Liotta, Antonio
    PROCEEDINGS OF THE 2017 IEEE 14TH INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL (ICNSC 2017), 2017, : 801 - 806
  • [27] Low-power adaptive filter architectures via strength reduction
    Goel, M
    Shanbhag, NR
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 217 - 220
  • [28] Low-power high-performance arithmetic circuits and architectures
    Fahim, AM
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 90 - 94
  • [29] Low-power equalizer architectures for high-speed modems
    Azadet, K
    Nicole, CJ
    IEEE COMMUNICATIONS MAGAZINE, 1998, 36 (10) : 118 - 126
  • [30] Low-power high-level synthesis for FPGA architectures
    Chen, DM
    Cong, J
    Fan, YP
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 134 - 139