Design and optimization of low-voltage low-power quasi-floating gate digital circuits

被引:2
|
作者
Townsend, KA [1 ]
Haslett, JW [1 ]
Iniewski, K [1 ]
机构
[1] Univ Calgary, TRLabs, Calgary, AB T2N 1N4, Canada
关键词
D O I
10.1109/IWSOC.2005.49
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper explores the design and optimization of Quasi-Floating Gate MOS techniques to low-voltage/low-power digital circuitry. The simulated power consumption of standard CMOS gates is compared to that of QFGMOS implementations in a 0.18 mu m process for different supply voltages and device sizes. A 0.4V V-DD full-adder biased for propagation delay similar to that of 0.8V CMOS is simulated and shown to consume 1.2 mu W for a 50MHz input, representing more than a 50% power reduction over the CMOS equivalent. A divide-by-16 circuit designed for operation at a maximum frequency of 400MHz uses 25 mu W, 45 mu W, and 75 mu W for supplies of 0.4V 0.6V and 0.8V.
引用
收藏
页码:132 / 136
页数:5
相关论文
共 50 条
  • [1] Ultra low-voltage/low-power digital floating-gate circuits
    Berg, Y
    Wisland, DT
    Lande, TS
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (07): : 930 - 936
  • [2] A new family of low-voltage circuits based on quasi-floating gate transistors
    Urquidi, C
    Ramirez-Angulo, J
    Gonzalez-Carvajal, R
    Torralba, A
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 93 - 96
  • [3] Low-voltage closed-loop amplifier circuits based on quasi-floating gate transistors
    Ramirez-Angulo, J
    Lopez-Martin, AJ
    Carvajal, RG
    Lackey, C
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 813 - 816
  • [4] Influence of refresh circuits connected to low power digital quasi-floating gate designs
    Alfredsson, Jon
    Oelmann, Bengt
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1296 - 1299
  • [5] Low-voltage Low-power current-mode square-root circuit based on Quasi-floating gate technique
    Aloui, Imen
    Hassen, Nejib
    Nouet, Pascal
    Besbes, Kamel
    [J]. PROCEEDINGS OF THE 2020 17TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD 2020), 2020, : 761 - 764
  • [6] Low-Voltage Ultra-Low-Power Current Conveyor Based on Quasi-Floating Gate Transistors
    Khateb, Fabian
    Khatib, Nabhan
    Kubanek, David
    [J]. RADIOENGINEERING, 2012, 21 (02) : 725 - 735
  • [7] LOW-VOLTAGE, LOW-POWER BICMOS DIGITAL CIRCUITS
    ROFAIL, SS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (05) : 572 - 579
  • [9] A CMOS Low-Voltage Super Follower Using Quasi-Floating Gate Techniques
    Ocampo-Hidalgo, J. J.
    Alducin-Castillo, J.
    Vazquez-Alvarez, I.
    Oliva-Moreno, L. N.
    Molinar-Solis, J. E.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (07)
  • [10] Extremely low supply voltage circuits based on quasi-floating gate supply voltage boosting
    Muñoz, F
    Lopez-Martin, A
    Carvajal, RG
    Ramirez-Angulo, J
    Torralba, A
    Kachare, M
    Palomo, B
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 817 - 820