DATA MAPPING SCHEME AND IMPLEMENTATION FOR HIGH-THROUGHPUT DCT/IDCT TRANSPOSE MEMORY

被引:0
|
作者
Xie, Zheng [1 ]
Lu, Yanheng [1 ]
Fan, Yibo [1 ]
Zeng, Xiaoyang [1 ]
机构
[1] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we proposed a generalized architecture for hardware implementation of the single port SRAM-based transpose memory for large size DCT IIDCT. Instead of shift-register array or multiport SRAM, only single-port SRAM is used in the proposed design. A novel data mapping scheme based on the theory of transpose of partitioned matrix is proposed to implement the transpose memory with less SRAM banks. Row access and column access can be perfectly supported under single port SRAM. This design can support DCT IIDCT of different transform sizes with different data throughput rates. Compared with the existed design [4], the proposed design can achieve 44.3% area saving. It is suitable for real-time processing of the video with the resolution up to 7680x4320 UHD.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] High-throughput genetic mapping in Arabidopsis thaliana
    Ponce, MR
    Robles, P
    Micol, JL
    MOLECULAR AND GENERAL GENETICS, 1999, 261 (02): : 408 - 415
  • [32] High-throughput genetic mapping in Arabidopsis thaliana
    M. R. Ponce
    P. Robles
    J. L. Micol
    Molecular and General Genetics MGG, 1999, 261 : 408 - 415
  • [33] High-Throughput Hardware Implementation for Haraka in SPHINCS
    Dai, Yueqin
    Song, Yifeng
    Tian, Jing
    Wang, Zhongfeng
    2023 24TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED, 2023, : 266 - 271
  • [34] Implementation of Automation in a High-Throughput Production Laboratory
    Sanchez-Watkins, Delia
    Jones, Scott
    Beddard, Rachel
    TRANSFUSION, 2022, 62 : 54A - 55A
  • [35] High-Throughput FPGA Implementation of QR Decomposition
    Munoz, Sergio D.
    Hormigo, Javier
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) : 861 - 865
  • [36] HIGH-THROUGHPUT DATA COMPRESSOR DESIGNS USING CONTENT-ADDRESSABLE MEMORY
    LEE, CY
    YANG, RY
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1995, 142 (01): : 69 - 73
  • [37] A high throughput 2-dimensional DCT/IDCT architecture for real-time image and video system
    Chiang, JS
    Chiu, YF
    Chang, TH
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 867 - 870
  • [38] AritPIM: High-Throughput In-Memory Arithmetic
    Leitersdorf O.
    Leitersdorf D.
    Gal J.
    Dahan M.
    Ronen R.
    Kvatinsky S.
    IEEE Transactions on Emerging Topics in Computing, 2023, 11 (03): : 720 - 735
  • [39] A Code Rate-Compatible High-Throughput Hardware Implementation Scheme for QKD Information Reconciliation
    Zhu, Ming
    Cui, Ke
    Li, Simeng
    Kong, Lei
    Tang, Shibiao
    Sun, Jian
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2022, 40 (12) : 3786 - 3793
  • [40] Systems Analysis of High-Throughput Data
    Braun, Rosemary
    SYSTEMS BIOLOGY APPROACH TO BLOOD, 2014, 844 : 153 - 187