Low-cost flip-chip on board

被引:19
|
作者
Baggerman, AFJ [1 ]
Caers, JFJM [1 ]
Wondergem, JJ [1 ]
Wagemans, AG [1 ]
机构
[1] PHILIPS RES LABS, EINDHOVEN, NETHERLANDS
关键词
bumps; circuit board; cross-talk; flip-chip; IC bonding; IC interconnections; IC reliability; impedance; soldering; underfill;
D O I
10.1109/96.544364
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
For hand-held communication products, like the DECT telephone system, flip-chip on board offers minimization of both the package size and the occupied area on the boards, As a result of the reduction in interconnection lengths, the self-inductance is reduced, For high volume production, the compatibility of the flip-chip mounting technique with standard surface mount technology (SMT) reflow is essential, During reflow, the eutectic PbSn bump wets along the copper track, so the stand-off between integrated circuits (IC's) and the board is accurately defined by the layout of the board and the dimensions of the bump, The eutectic PbSn flip-chip processing is evaluated by impedance and cross-talk measurements, and in several reliability tests, For the electrical measurements, a zero-IF front-end IC is used, Wide-band measurements of the input impedance showed that the residual parasitics associated with the eutectic PbSn bumps are negligible compared with the parameters of the internal IC components, To accommodate the residual stresses from differences in coefficient of thermal expansion (CTE), the gap between the IC and the substrate is underfilled. This underfill material marginally affects the electrical behavior of the IC at frequencies up to a few GHz, As expected, a slight increase in the residual capacitance is observed, The effect of the underfill is studied by both temperature cycle and shock tests; cumulative failure distributions have been plotted. Results show that the adhesion properties and Bow characteristics of the underfill material are the dominating factors for the number of cycles to failure. By selecting the proper underfill and curing conditions, the eutectic PbSn flip-chip construction can meet the test requirements for consumer communication products.
引用
收藏
页码:736 / 746
页数:11
相关论文
共 50 条
  • [31] Low-power gas sensors based on work-function measurement in low-cost hybrid flip-chip technology
    Fleischer, M
    Ostrick, B
    Pohle, R
    Simon, E
    Meixner, H
    Bilger, C
    Daeche, F
    [J]. SENSORS AND ACTUATORS B-CHEMICAL, 2001, 80 (03) : 169 - 173
  • [32] Low-cost flip chip consortium - First year results
    Nguyen, L
    Baker, M
    [J]. 1997 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES - PROCEEDINGS, 1997, : 98 - 103
  • [33] FLIP-CHIP ON BOARD CONNECTION TECHNOLOGY - PROCESS CHARACTERIZATION AND RELIABILITY
    GIESLER, J
    OMALLEY, G
    OMALLEY, G
    WILLIAMS, M
    MACHUGA, S
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1994, 17 (03): : 256 - 263
  • [34] Flip-Chip Process Improvements for Low Warpage
    Hubbard, Robert L.
    Zappella, Pierino
    Zhu, Pukun
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 25 - 30
  • [35] Failure analysis of solder bumped flip chip on low-cost substrates
    Lan, JH
    Chang, CCP
    Lee, SWR
    [J]. IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2000, 23 (01): : 19 - 27
  • [36] FLIP-CHIP ASSEMBLY
    HUGLE, WB
    BAMBERG, JL
    PEDROTTI, DG
    [J]. SOLID STATE TECHNOLOGY, 1969, 12 (08) : 62 - &
  • [37] Manufacturing analysis of underfill processing for low-cost flip chip assembly
    Baldwin, DF
    Pascarella, NW
    [J]. JOURNAL OF ELECTRONICS MANUFACTURING, 1998, 8 (01): : 39 - 50
  • [38] Low cost Ka-band rat-race mixer with flip-chip
    Wang, Chuang
    Qian, Rong
    Yu, Xiaojing
    Gu, Jianzhong
    Sun, Xiaowei
    [J]. Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (01): : 44 - 48
  • [39] Characterisation of lead-free solder pastes for low cost flip-chip bumping
    Jackson, GJ
    Durairaj, R
    Ekere, NN
    [J]. TWENTY SEVENTH ANNUAL IEEE/CPMT/SEMI INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2002, : 223 - 228
  • [40] Design, Fabrication, and Reliability of Low-Cost Flip-Chip-On-Board Package for Commercial Applications up to 50 GHz
    Hsu, Li-Han
    Oh, Chee-Way
    Wu, Wei-Cheng
    Chang, Edward Yi
    Zirath, Herbert
    Wang, Chin-Te
    Tsai, Szu-Ping
    Lim, Wee-Chin
    Lin, Yueh-Chin
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (03): : 402 - 409