Closed-Form Expressions for the Capacitance of Tapered Through-Silicon Vias

被引:0
|
作者
Su, Jinrong [1 ]
Zhang, Wenmei [1 ]
机构
[1] Shanxi Univ, Coll Phys & Elect, Taiyuan 030006, Shanxi, Peoples R China
关键词
Closed-form expressions; insulator capacitance; substrate capacitance; through-silicon vias (TSVs);
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Closed-form expressions of the parasitic insulator capacitance and the substrate capacitance for tapered through silicon vias (TSVs) are proposed. The expressions are functions of the geometric and material parameters of TSVs. They also can be applied to the cylindrical TSVs when the slope angle is zero. The two parasitic capacitances increase as the slope angle increases, which implies that the tapered TSVs have larger capacitances compared with the cylindrical TSVs. Computer Simulation Technology Electromagnetic Studio (TM) (CST EMS) is used to verify the expressions. The results indicate the maximum errors between the expressions and simulation results for the insulator capacitance and the substrate capacitance are 6.27% and 4.15%, respectively.
引用
收藏
页码:369 / 372
页数:4
相关论文
共 50 条
  • [21] Fabrication, electrical characterization and reliability study of partially electroplated tapered copper through-silicon vias
    Dixit, Pradeep
    Viljanen, Heikki
    Salonen, Jaakko
    Suni, Tommi
    Molarius, Jyrki
    Monnoyer, Philippe
    [J]. 2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 190 - 193
  • [22] Through-Silicon Vias: Drivers, Performance, and Innovations
    Thadesar, Paragkumar A.
    Gu, Xiaoxiong
    Alapati, Ramakanth
    Bakir, Muhannad S.
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (07): : 1009 - 1019
  • [23] Towards Ultrasonic Through-Silicon Vias (UTSV)
    Kuo, Justin
    Hoople, Jason
    Ardanuc, Serhan
    Lal, Amit
    [J]. 2014 IEEE INTERNATIONAL ULTRASONICS SYMPOSIUM (IUS), 2014, : 483 - 486
  • [24] Analytical model for parasitic capacitance of tapered Through-Silicon-Vias with MOS effect
    Yang, Yin-Tang
    Wang, Feng-Juan
    Zhu, Zhang-Ming
    Liu, Xiao-Xian
    Ding, Rui-Xue
    [J]. Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2013, 35 (12): : 3011 - 3017
  • [25] RF Characterization and Modeling of Through-Silicon Vias
    Sun, X.
    Ryckaert, J.
    Van der Plas, G.
    Beyne, E.
    [J]. 2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [26] Closed-Form Expressions for the Matrix Exponential
    De Zela, F.
    [J]. SYMMETRY-BASEL, 2014, 6 (02): : 329 - 344
  • [27] Ultralow-Capacitance Through-Silicon Vias With Annular Air-Gap Insulation Layers
    Chen, Qianwen
    Huang, Cui
    Wu, Dong
    Tan, Zhimin
    Wang, Zheyao
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (04) : 1421 - 1426
  • [28] Closed-Form Expressions of Convex Combinations
    Schuermann, Bastian
    El-Guindy, Ahmed
    Althoff, Matthias
    [J]. 2016 AMERICAN CONTROL CONFERENCE (ACC), 2016, : 2795 - 2801
  • [29] Closed-form expressions for accurate determination of capacitance and effective radius of microstrip circular disk
    Verma, AK
    Kumar, R
    Sharma, M
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 1997, 14 (04) : 217 - 221
  • [30] Transient Analysis of Through-Silicon Vias in Floating Silicon Substrate
    Zhao, Wen-Sheng
    Zheng, Jie
    Chen, Shichang
    Wang, Xiang
    Wang, Gaofeng
    [J]. IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2017, 59 (01) : 207 - 216