Design and Analysis of Leakage-Induced False Error Tolerant Error Detecting Latch for Sub/Near-Threshold Applications

被引:2
|
作者
Sharma, Priyamvada [1 ]
Das, Bishnu Prasad [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Commun Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Latches; Clocks; Transistors; Timing; Logic gates; Materials reliability; Power demand; Low power; resilient design; near-threshold voltage; sub-threshold voltage; static circuit; error detecting latch; LOW-OVERHEAD; VOLTAGE; PROCESSOR;
D O I
10.1109/TDMR.2020.2983210
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The digital designs operating in sub/near-threshold region are susceptible to timing errors due to the extreme impact of process, voltage, and temperature (PVT) variations. This paper proposes a new error-detecting latch (EDL) to mitigate the impact of PVT variations. The proposed EDL is a single-phase clocked design, which significantly reduces the clock power consumption of the design. The proposed EDL follows a merged and shared architecture of two latches along with an XNOR gate, which leads to a compact layout of EDL. The post-layout simulations in an industrial 28 nm CMOS technology node, show a minimum clock power savings of 31%, average power savings of 16%, and reduction in leakage power by 23% in comparison to the state-of-the-art EDLs at 0.4 V. The 10K rigorous Monte-Carlo simulations across the supply voltage range of 0.23 V - 0.8 V and clock frequency range of 1.6 MHz - 70 MHz shows that the proposed EDL is tolerant to leakage-induced false errors and glitches. SSEDL is robust to process variations even with minimum-sized transistors.
引用
收藏
页码:366 / 375
页数:10
相关论文
共 16 条
  • [11] New Insights into the Near-Threshold Design in Nanoscale FinFET Technology for Sub-0.2V Applications
    Jiang, Xiaobo
    Guo, Shaofeng
    Wang, Runsheng
    Wang, Yuan
    Wang, Xingsheng
    Cheng, Binjie
    Asenov, Asen
    Huang, Ru
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [12] An Area- and Energy-Efficient FIFO Design Using Error-Reduced Data Compression and Near-Threshold Operation for Image/Video Applications
    Zeinolabedin, Seyed Mohammad Ali
    Zhou, Jun
    Liu, Xin
    Kim, Tony Tae-Hyoung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2408 - 2416
  • [13] Design of Light-Weight Timing Error Detection and Correction Circuits for Energy-Efficient Near-Threshold Voltage Operation
    Fan, Xuemei
    Liu, Hao
    Li, Hongwei
    Lu, Shengli
    Han, Jie
    ELECTRONICS, 2022, 11 (18)
  • [14] Design and Analysis of Ultra Low Power Processors Using Sub/Near-Threshold 3D Stacked ICs
    Samal, Sandeep Kumar
    Peng, Yarui
    Zhang, Yang
    Lim, Sung Kyu
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 21 - 26
  • [15] A fault-analysis oriented re-design and cost-effectiveness evaluation methodology for error tolerant applications
    Hsieh, Tong-Yu
    Li, Kuan-Hsien
    Chung, Chen-Chia
    MICROELECTRONICS JOURNAL, 2017, 66 : 48 - 57
  • [16] Design Margin Elimination in a Near-Threshold Timing Error Masking-Aware 32-bit ARM Cortex M0 in 40nm CMOS
    Reyserhove, Hans
    Dehaene, Wim
    ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 155 - 158