Design and Analysis of Leakage-Induced False Error Tolerant Error Detecting Latch for Sub/Near-Threshold Applications

被引:2
|
作者
Sharma, Priyamvada [1 ]
Das, Bishnu Prasad [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Commun Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Latches; Clocks; Transistors; Timing; Logic gates; Materials reliability; Power demand; Low power; resilient design; near-threshold voltage; sub-threshold voltage; static circuit; error detecting latch; LOW-OVERHEAD; VOLTAGE; PROCESSOR;
D O I
10.1109/TDMR.2020.2983210
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The digital designs operating in sub/near-threshold region are susceptible to timing errors due to the extreme impact of process, voltage, and temperature (PVT) variations. This paper proposes a new error-detecting latch (EDL) to mitigate the impact of PVT variations. The proposed EDL is a single-phase clocked design, which significantly reduces the clock power consumption of the design. The proposed EDL follows a merged and shared architecture of two latches along with an XNOR gate, which leads to a compact layout of EDL. The post-layout simulations in an industrial 28 nm CMOS technology node, show a minimum clock power savings of 31%, average power savings of 16%, and reduction in leakage power by 23% in comparison to the state-of-the-art EDLs at 0.4 V. The 10K rigorous Monte-Carlo simulations across the supply voltage range of 0.23 V - 0.8 V and clock frequency range of 1.6 MHz - 70 MHz shows that the proposed EDL is tolerant to leakage-induced false errors and glitches. SSEDL is robust to process variations even with minimum-sized transistors.
引用
收藏
页码:366 / 375
页数:10
相关论文
共 16 条
  • [1] Soft Error Simulation of Near-Threshold SRAM Design for Nanosatellite Applications
    Artola, Laurent
    Ruard, Benjamin
    Forest, Julien
    Hubert, Guillaume
    ELECTRONICS, 2023, 12 (18)
  • [2] Low Power Latch Design in Near Sub-threshold Region to Improve Reliability for Soft Error
    Sriram, Sandeep
    Nan, Haiqing
    Choi, Ken
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 611 - 614
  • [3] A Variation-Tolerant Near-Threshold Processor With Instruction-Level Error Correction
    Wang, Sheng
    Chen, Chen
    Xiang, Xiao-Yan
    Meng, Jian-Yi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 1993 - 2006
  • [4] A Novel Design Methodology for Error-Resilient Circuits in Near-Threshold Computing
    Lee, Jaemin
    Kim, Sunmean
    Kim, Youngmin
    Kang, Seokhyeong
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
  • [5] iEDCL: Streamlined, False-Error-Free Error Detection and Correction Scheme in a Near-Threshold Enabled 32-bit Processor
    Yu, Runze
    Li, Zhenhao
    Deng, Xi
    Wang, Zhaoxu
    Jia, Wei
    Zhang, Haoming
    Liu, Zhenglin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (08) : 1436 - 1446
  • [6] Soft-Error Tolerant Design in Near-Threshold-Voltage Computing
    Wey, I-Chyn
    Fang, Si-Zhan
    Chou, Heng-Jui
    Wu, Zhan-You
    PROCEEDINGS OF 4TH IEEE INTERNATIONAL CONFERENCE ON APPLIED SYSTEM INNOVATION 2018 ( IEEE ICASI 2018 ), 2018, : 1308 - 1309
  • [7] Design and Analysis of Approximate Multipliers For Error-Tolerant Applications
    Pandey, Anirudha
    Reddy, Manikantta K.
    Yadav, Praveen
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 94 - 97
  • [8] A metastability-immune error-resilient flip-flop for near-threshold variation-tolerant designs
    Wang, Sheng
    Chen, Chen
    Xiang, Xiaoyan
    Meng, Jianyi
    IEICE ELECTRONICS EXPRESS, 2017, 14 (11):
  • [9] GreenTPU: Predictive Design Paradigm for Improving Timing Error Resilience of a Near-Threshold Tensor Processing Unit
    Pandey, Pramesh
    Basu, Prabal
    Chakraborty, Koushik
    Roy, Sanghamitra
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (07) : 1557 - 1566
  • [10] Design of Ultra-Low-Leakage Near-Threshold Dynamic Circuits in Nano CMOS for IoT Applications
    Chen, Bo-Hao
    Chou, Pei-Yuan
    Fang, Ya-Bei
    Yong, Lee-Kee
    Lin, Tay-Jyi
    Wang, Jinn-Shyan
    2016 IEEE 16TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2016, : 537 - 540