High performance ferroelectric field-effect transistors for large memory-window, high-reliability, high-speed 3D vertical NAND flash memory

被引:24
|
作者
Kim, Giuk [1 ]
Lee, Sangho [1 ]
Eom, Taehyong [1 ]
Kim, Taeho [1 ]
Jung, Minhyun [1 ]
Shin, Hunbeom [1 ]
Jeong, Yeongseok [1 ]
Kang, Myounggon [2 ]
Jeon, Sanghun [1 ]
机构
[1] Korea Adv Inst Sci & Technol KAIST, Sch Elect Engn, 291 Daehak Ro, Daejeon 34141, South Korea
[2] Korea Natl Univ Transportat, Dept Elect Engn, 50 Daehak Ro, Daesowon Myeon 27469, Chungju, South Korea
关键词
D O I
10.1039/d2tc01608g
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A ferroelectric field-effect transistor (FeFET) has significant potential as a leading contender to replace current NAND flash memory owing to its high operation speed, low power consumption, and highly attractive nonvolatile characteristics originating from its two stable polarization states. However, the representative gate stack of a metal-ferroelectric-insulator-semiconductor (MFIS) has obvious limitations owing to the large voltage drop across the gate insulator, such as charge injection and trapping, low endurance, and a small memory window. Herein, we introduce unique material and structural approaches to address the crucial problems of previous FeFETs. For the material approach, we engineer the grain size by adjusting the Zr content in the HfZrO film and perform a high-pressure annealing process to maximize the tensile strain on the ferroelectric layer during crystallization. We obtain a large memory window (approximately 5 V) for multi-bit operation (eight states), high program/erase speed (<20 ns), and outstanding endurance (>10(9) cycles) of FeFETs based on the gate stack of a metal-ferroelectric-metal-insulator-semiconductor (MFMIS). For the structural approach, we present a novel 3D vertical MFMIS ferroelectric NAND flash array, wherein the gate stack is designed to induce active switching of the ferroelectric film even with a vertical structure. Finally, the operation scheme of a 3D ferroelectric NAND flash optimized for multi-string operations free from program disturbance is logically probed using technology computer-aided design simulations with a carefully calibrated model. The 3D ferroelectric NAND flash memory can pave the way for next-generation nonvolatile memory devices based on its superior performance.
引用
收藏
页码:9802 / 9812
页数:11
相关论文
共 50 条
  • [31] Initialize and Weak-Program Erasing Scheme for High-Performance and High-Reliability Ferroelectric NAND Flash Solid-State Drive
    Miyaji, Kousuke
    Yajima, Ryoji
    Hatanaka, Teruyoshi
    Takahashi, Mitsue
    Sakai, Shigeki
    Takeuchi, Ken
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 609 - 616
  • [32] Impact of Random Phase Distribution in 3D Vertical NAND Architecture of Ferroelectric Transistors on In-Memory Computing
    Choe, Gihun
    Shim, Wonbo
    Hur, Jae
    Khan, Asif Islam
    Yu, Shimeng
    2020 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2020), 2020, : 165 - 168
  • [33] Exploiting Process Similarity of 3D Flash Memory for High Performance SSDs
    Shim, Youngseop
    Kim, Myungsuk
    Chun, Myoungjun
    Park, Jisung
    Kim, Yoona
    Kim, Jihong
    MICRO'52: THE 52ND ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2019, : 211 - 223
  • [34] INTEGRATED SURFACE ACOUSTIC-WAVE FIELD-EFFECT TRANSISTOR HIGH-SPEED ANALOG MEMORY
    GREEN, JB
    KINO, GS
    WALKER, JT
    SHOTT, JD
    APPLIED PHYSICS LETTERS, 1983, 42 (12) : 1015 - 1017
  • [35] NEW HIGH-SPEED (AL,GA) AS MODULATION DOPED FIELD-EFFECT TRANSISTORS
    FISCHER, R
    MORKOC, H
    IEEE CIRCUITS & DEVICES, 1985, 1 (04): : 35 - 38
  • [36] Split-Gate Organic Field-Effect Transistors for High-Speed Operation
    Uemura, T.
    Matsumoto, T.
    Miyake, K.
    Uno, M.
    Ohnishi, S.
    Kato, T.
    Katayama, M.
    Shinamura, S.
    Hamada, M.
    Kang, M. -J.
    Takimiya, K.
    Mitsui, C.
    Okamoto, T.
    Takeya, J.
    ADVANCED MATERIALS, 2014, 26 (19) : 2983 - 2988
  • [37] High-speed black phosphorus field-effect transistors approaching ballistic limit
    Li, Xuefei
    Yu, Zhuoqing
    Xiong, Xiong
    Li, Tiaoyang
    Gao, Tingting
    Wang, Runsheng
    Huang, Ru
    Wu, Yanqing
    SCIENCE ADVANCES, 2019, 5 (06)
  • [38] A high-speed BE-SONOS NAND Flash utilizing the field-enhancement effect of FinFET
    Hisu, Tzu-Hsuan
    Lue, Hang-Ting
    Lai, Erh-Kun
    Hsieh, Jung-Yu
    Wang, Szu-Yu
    Yang, Ling-Wu
    King, Ya-Chin
    Yang, Tahone
    Chen, Kuang-Chao
    Hsieh, Kuang-Yeu
    Liu, Rich
    Lu, Chih-Yuan
    2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 913 - +
  • [39] A Large Window Nonvolatile Transistor Memory for High-Density and Low-Power Vertical NAND Storage Enabled by Ferroelectric Charge Pumping
    Zhao, Zijian
    Qin, Yixin
    Duan, Jiahui
    Lee, Yushan
    Lim, Suhwan
    Kim, Kijoon
    Kim, Kwangsoo
    Kim, Wanki
    Ha, Daewon
    Narayanan, Vijaykrishnan
    Ni, Kai
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (12) : 2554 - 2556
  • [40] Investigation of Reducing Bow during High Aspect Ratio Trench Etching in 3D NAND Flash Memory
    Ye, Yuan
    Xia, Zhi-Liang
    Liu, Li-Peng
    Huo, Zong-Liang
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 398 - 400