Efficient Computation Techniques and Hardware Architectures for Unitary Transformations in Support of Quantum Algorithm Emulation

被引:2
|
作者
Mahmud, Naveed [1 ]
Haase-Divine, Bennett [2 ]
Kuhnke, Annika [2 ]
Rai, Apurva [3 ]
MacGillivray, Andrew [4 ]
El-Araby, Esam [1 ]
机构
[1] Univ Kansas, Dept Elect Engn & Comp Sci EECS, Lawrence, KS 66045 USA
[2] Univ Kansas, Lawrence, KS 66045 USA
[3] Univ Kansas, Comp Sci & Math, Lawrence, KS 66045 USA
[4] Univ Kansas, Dept Elect Engn & Comp Sci EECS, Comp Engn, Lawrence, KS 66045 USA
关键词
Quantum computing; Quantum algorithm emulation; Reconfigurable computing; Field-Programmable-Gate-Arrays; SUPREMACY;
D O I
10.1007/s11265-020-01569-4
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As the development of quantum computers progresses rapidly, continuous research efforts are ongoing for simulation and emulation of quantum algorithms on classical platforms. Software simulations require use of large-scale, costly, and resource-hungry supercomputers, while hardware emulators make use of fast Field-Programmable-Gate-Array (FPGA) accelerators, but are limited in accuracy and scalability. This work presents a cost-effective FPGA-based emulation platform that demonstrates improved scalability, accuracy, and throughput compared to existing FPGA-based emulators. In this work, speed and area trade-offs between different proposed emulation architectures and computation techniques are investigated. For example, stream-based computation is proposed that greatly reduces resource utilization, improves system scalability in terms of the number of emulated quantum bits, and allows for dynamically changing algorithm inputs. The proposed techniques assume that the unitary transformation of the quantum algorithm is known, and the matrix values can be pre-computed or generated dynamically. 32-bit floating-point precision is used for high accuracy and the architectures are fully pipelined to ensure high throughput. As case studies for emulation, the quantum Fourier transform and Grover's search algorithms are investigated and quantum circuits for multi-pattern Grover's search are also proposed. Experimental evaluation and analysis of the emulation architectures and computation techniques are provided for the investigated quantum algorithms. The emulation framework is prototyped on a high-performance reconfigurable computing (HPRC) system and the results show quantitative improvement over existing FPGA-based emulators.
引用
收藏
页码:1017 / 1037
页数:21
相关论文
共 42 条
  • [31] New hardware-efficient algorithm and architecture for the computation of 2-D DCT on a linear systolic array
    Hsiao, SF
    Shiue, WR
    ICASSP '99: 1999 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS VOLS I-VI, 1999, : 3517 - 3520
  • [32] Efficient prime factor decomposition algorithm and address generation techniques for the computation of Discrete Cosine Transform
    Chau, LP
    Lun, DPK
    Siu, WC
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : D225 - D228
  • [33] STELLAR: Energy-Efficient and Low-Latency SNN Algorithm and Hardware Co-design with Spatiotemporal Computation
    Mao, Ruixin
    Tang, Lin
    Yuan, Xingyu
    Liu, Ye
    Zhou, Jun
    2024 IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, HPCA 2024, 2024, : 172 - 185
  • [34] Qubit-ADAPT-VQE: An Adaptive Algorithm for Constructing Hardware-Efficient Ansatze on a Quantum Processor
    Ho Lun Tang
    Shkolnikov, V. O.
    Barron, George S.
    Grimsley, Harper R.
    Mayhall, Nicholas J.
    Barnes, Edwin
    Economou, Sophia E.
    PRX QUANTUM, 2021, 2 (02):
  • [35] An efficient computation offloading in edge environment using genetic algorithm with directed search techniques for IoT applications
    Rajapackiyam, Ezhilarasie
    Devi, Anousouya
    Reddy, Mandi Sushmanth
    Arumugam, Umamakeswari
    Vairavasundaram, Subramaniyaswamy
    Vairavasundaram, Indragandhi
    Suresh, Vishnu
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2024, 158 : 378 - 390
  • [36] Hardware efficient FIR filter design using Global Best Steered Quantum Inspired Cuckoo Search Algorithm
    Das, Poulami
    Naskar, Sudip Kumar
    Patra, Sankar Narayan
    APPLIED SOFT COMPUTING, 2018, 71 : 1 - 19
  • [37] Universal hardware-efficient topological measurement-based quantum computation via color-code-based cluster states
    Lee, Seok-Hyung
    Jeong, Hyunseok
    PHYSICAL REVIEW RESEARCH, 2022, 4 (01):
  • [38] Full-stack quantum computing systems in the NISQ era: algorithm-driven and hardware-aware compilation techniques
    Bandic, Medina
    Feld, Sebastian
    Ahnudever, Carmen G.
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 1 - 6
  • [39] Efficient Application of the Factorized Form of the Unitary Coupled-Cluster Ansatz for the Variational Quantum Eigensolver Algorithm by Using Linear Combination of Unitaries
    Xu, Luogen
    Freericks, James K.
    SYMMETRY-BASEL, 2023, 15 (07):
  • [40] An efficient algorithm for numerical computation of the complex dielectric permittivity using Hilbert Transform and FFT techniques through Kramers Kroning Relation
    Weerasundara, R
    Raju, GG
    PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL CONFERENCE ON SOLID DIELECTRICS, VOLS 1 AND 2, 2004, : 558 - 561