RAZAN: A high-performance switch architecture for ATM networks

被引:0
|
作者
Abd-El-Barr, M
Al-Tawil, K
Youssef, H
Al-Jarad, T
机构
[1] King Fahd Univ Petr & Minerals, Dept Comp Engn, Dhahran 31261, Saudi Arabia
[2] Univ Saskatchewan, Dept Comp Sci, Saskatoon, SK S7N 0W0, Canada
[3] Univ Saskatchewan, Dept Elect Engn, Saskatoon, SK S7N 0W0, Canada
关键词
B-ISDN; ATM switch architecture; multistage interconnection networks (MINs); performance evaluation; analytical model; simulation;
D O I
10.1002/(SICI)1099-1131(199807/08)11:4<275::AID-DAC367>3.0.CO;2-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a high-performance packet switch architecture based on the improved logical neighbourhood (ILN) interconnection network, called RAZAN, is presented. RAZAN is an NxN multistage interconnection network (MIN) which consists of n stages, where n = log(2)N, of switching elements. Each stage consists of a column of N switching elements and (n + 1) x N links. Each switch has n + 1 inputs and n + 1 outputs. Every switching element j is connected to those n + 1 neighbouring switches in the next stage whose binary addresses differ by at most 1 bit from the binary address of switch j. The performance of RAZAN is evaluated both analytically and via simulation under uniform traffic load. The analytical and simulation performance evaluation results are compared. The performance of RAZAN is compared with a number of existing ATM switch architectures such as Benes, parallel banyan and Tagle networks. It is shown that RAZAN exhibits better performance in terms of both the rate of cell loss and throughput. This advantage of RAZAN over existing ATM switch architectures has been achieved at the expense of a moderate increase in switch complexity. In addition, an important characteristic which RAZAN possesses and which distinguishes it further from most existing ATM switch architectures is its ability to achieve very high throughput (higher than 80 per cent) in the presence of faulty switches and/or links. In this paper the fault tolerance characteristics of RAZAN are presented. However, space constraints do not allow us to present a detailed analysis of the fault tolerance and reliability features of RAZAN. These aspects are elaborated in a separate publication. (C) 1998 John Wiley & Sons, Ltd.
引用
收藏
页码:275 / 285
页数:11
相关论文
共 50 条
  • [31] A high-performance WDM photonic switch architecture for future supernetworks infrastructures
    Hamza, HS
    Deogun, JS
    CONFERENCE PROCEEDINGS OF THE 2005 IEEE INTERNATIONAL PERFORMANCE, COMPUTING AND COMMUNICATIONS CONFERENCE, 2005, : 633 - 634
  • [32] A CONTROL-AHEAD ATM SWITCH ARCHITECTURE AND ITS PERFORMANCE
    YAMAMOTO, M
    TODE, H
    OKADA, H
    TEZUKA, Y
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1991, 9 (09) : 1549 - 1559
  • [33] A multicasting ATM switch architecture
    Seidel, DF
    Bayoumi, MA
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2140 - 2143
  • [34] DESIGN AND PERFORMANCE OF MULTINET SWITCH - A MULTISTAGE ATM SWITCH ARCHITECTURE WITH PARTIALLY SHARED BUFFERS
    KIM, HS
    IEEE-ACM TRANSACTIONS ON NETWORKING, 1994, 2 (06) : 571 - 580
  • [35] High-performance architecture
    Sherwin-Williams
    不详
    Finsh. Today, 2007, 2 (22-24):
  • [36] On the design of a high-performance ATM bridge
    Chen, WT
    Deng, YW
    Wang, CP
    Huang, NF
    Lin, HC
    Lu, CC
    Chang, RC
    ICAATM'98: 1998 1ST IEEE INTERNATIONAL CONFERENCE ON ATM, 1998, : 207 - 213
  • [37] A high-performance switch architecture for free-space photonic switching systems
    Urushidani, S
    Yamaguchi, M
    Yamamoto, T
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1999, E82B (02) : 298 - 305
  • [38] THE FAST PACKET RING SWITCH - A HIGH-PERFORMANCE EFFICIENT ARCHITECTURE WITH MULTICAST CAPABILITY
    RAHNEMA, M
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1990, 38 (04) : 539 - 545
  • [39] A high-performance switch architecture for free-space photonic switching systems
    Urushidani, S
    Yamaguchi, M
    Yamamoto, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (02) : 246 - 253
  • [40] CISOQ: A practical high-performance packet switch architecture for the support of multicast traffic
    Hu, XM
    Qu, J
    Wang, BQ
    Li, XB
    PDCAT 2005: Sixth International Conference on Parallel and Distributed Computing, Applications and Technologies, Proceedings, 2005, : 139 - 143