A comparison of five different multiprocessor SoC bus architectures

被引:0
|
作者
Ryu, KK [1 ]
Shin, E [1 ]
Mooney, VJ [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The performance of a system, especially a multiprocessor system, heavily depends upon the efficiency of its bus architecture. In System-on-a-Chip (SoC), the bus architecture can be devised with advantages such as shorter propagation delay (resulting in a faster bits clock), larger bus width, and multiple buses. This paper presents five different SoC bus architectures for a multiprocessor system: Global Bus I Architecture (GBIA), Global Bits II Architecture (GBIIA), Bi-FIFO Bus Architecture (BFBA), Crossbar Switch Bits Architecture (CSBA), and CoreConnect Bus architecture (CCBA). The performance of these architectures is evaluated using applications from wireless communications - an Orthogonal Frequency Division Multiplexing (OFDM) transmitter - and from video processing - an MPEG2 decoder. To increase performance, these bits architectures employ a pipelined scheme, resulting in improved throughput. While all five bits architectures perform well, we find that BFBA and CSBA perform the best for the OFDM transmitter and the MPEG2 decoder, respectively.
引用
收藏
页码:202 / 209
页数:8
相关论文
共 50 条
  • [21] AN ASYNCHRONOUS BUS BRIDGE FOR PARTITIONED MULTI-SOC ARCHITECTURES ON FPGAS
    Kliem, Daniel
    Voigt, Sven-Ole
    [J]. 2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,
  • [22] Power-Aware Bus Coscheduling for Periodic Realtime Applications Running on Multiprocessor SoC
    Ibrahim, Khaled Z.
    Niar, Smail
    [J]. TRANSACTIONS ON HIGH-PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS II, 2009, 5470 : 286 - 306
  • [23] Scheme to optimize real-time bus scheduling in multiprocessor SoC for media processing
    Chen, Ke-Ming
    Liu, Peng
    Wang, Wei-Dong
    Yao, Qing-Dong
    [J]. Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2007, 41 (09): : 1546 - 1551
  • [24] Comparing the optimal performance of different MIMD multiprocessor architectures
    Lundberg, L
    Lennerstad, H
    [J]. FIRST MERGED INTERNATIONAL PARALLEL PROCESSING SYMPOSIUM & SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING, 1998, : 498 - 502
  • [25] MULTIPROCESSOR ARCHITECTURES
    VANKHAI, T
    [J]. REVUE TECHNIQUE THOMSON-CSF, 1979, 11 (02): : 303 - 325
  • [26] System-level design techniques for throughput and power optimization of multiprocessor SoC architectures
    Srinivasan, K
    Telkar, N
    Ramamurthi, V
    Chatha, KS
    [J]. VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 39 - 45
  • [27] An Efficient Design Space Exploration Methodology for Multiprocessor SoC Architectures based on Response Surface Methods
    Palermo, Gianluca
    Silvano, Cristina
    Zaccaria, Vittorio
    [J]. 2008 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2008, : 150 - 157
  • [28] On cache coherency and memory consistency issues in NoC based shared memory multiprocessor SoC architectures
    Petrot, Frederic
    Greiner, Alain
    Gomez, Pascal
    [J]. DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 53 - +
  • [29] GMMP MULTIPROCESSOR ARCHITECTURES
    JOHNSON, EE
    [J]. COMPUTING AND INFORMATION, 1989, : 187 - 191
  • [30] Envisioning the future for multiprocessor SoC
    Jerraya, Ahmed Amine
    Franza, Olivier
    Levy, Markus
    Nakaya, Masao
    Paulin, Pierre
    Ramacher, Ulrich
    Talla, Deepu
    Wolf, Wayne
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (02): : 174 - 183