Process Development of Power Delivery Through Wafer Vias for Silicon Interconnect Fabric

被引:8
|
作者
Liu, Meng-Hsiang [1 ]
Vaisband, Boris [1 ]
Hanna, Amir [1 ]
Luo, Yandong [1 ]
Wan, Zhe [1 ]
Iyer, Subramanian S. [1 ]
机构
[1] Univ Calif Los Angeles, Henry Samuel Sch Engn, CHIPS, Los Angeles, CA 90095 USA
关键词
Through wafer via; silicon interconnectfabric (Si-IF); silicon etch; copper electroplating; HIGH-ASPECT-RATIO; TSV;
D O I
10.1109/ECTC.2019.00093
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
At UCLA Center for Heterogeneous Integration and Performance Scaling (CHIPS), we have been developing a fine pitch heterogeneous wafer-scale platform with a single level of hierarchy called the silicon interconnect fabric (Si-IF). The Si-IF is a platform for heterogeneous integration of different bare dies at fine pitch (2 to 10 mu m) and close proximity (<100 mu m die spacing). The Si-IF platform can accommodate an entire 50 kW data center on a single 300 mm diameter wafer. Power delivery and heat extraction are fundamental challenges. To minimize the overhead of power conversion, current at mission (point-of-load) voltage is planned to be delivered directly to the assembly; this requires a uniform delivery of tens of kilo-amperes. Our approach is to deliver the current from the back of the Si-IF, using cooled Cu fins and through wafer vias (TWVs), to the front side of the wafer, where the dies are assembled facedown. TWVs are a key component of this power delivery system and are required to penetrate through the entire thickness of the Si-IF (500 - 700 mu m). A process for fabrication of large-sized (100 mu m diameter) TWVs for the Si-IF is described in this paper. The TWVs are etched in 500 mu m Si wafer (aspect ratio of 1:5) and are designed to enable back-side power delivery to the integrated system. Each TWV exhibits a resistance of 1.1 m Omega with an extracted resistivity of 1.73.10(-8) Omega m. The scale and performance of these large-sized TWVs supports high current density for power delivery applications.
引用
收藏
页码:579 / 586
页数:8
相关论文
共 50 条
  • [1] Power Delivery for Silicon Interconnect Fabric
    Safari, Yousef
    Vaisband, Boris
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [2] Microwave characterization and modeling of high aspect ratio through-wafer interconnect vias in silicon substrates
    Leung, LLW
    Chen, KJ
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (08) : 2472 - 2480
  • [3] PowerTherm Attach Process for Power Delivery and Heat Extraction in the Silicon-Interconnect Fabric using Thermocompression Bonding
    Ambhore, Pranav
    Mogera, Umesha
    Vaisband, Boris
    Shah, Ujash
    Fisher, Timothy
    Goorsky, Mark
    Iyer, Subramanian S.
    [J]. 2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1605 - 1610
  • [4] Through-wafer interconnect technology for silicon
    Kutchoukov, VG
    Shikida, M
    Mollinger, JR
    Bossche, A
    [J]. JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2004, 14 (07) : 1029 - 1036
  • [5] A through-wafer interconnect in silicon for RFICs
    Wu, JH
    Scholvin, J
    del Alamo, JA
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (11) : 1765 - 1771
  • [6] Development of Process and Design Criteria for Stress Management in Through Silicon Vias
    Hoelck, O.
    Nuss, M.
    Grams, A.
    Prewitz, T.
    John, P.
    Fiedler, C.
    Boettcher, M.
    Walter, H.
    Wolf, M. J.
    Wittier, O.
    Lang, K. -D.
    [J]. 2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 625 - 630
  • [7] Wafer Level Packaging Technology Development for CMOS Image Sensors Using Through Silicon Vias
    Charbonnier, J.
    Henry, D.
    Jacquet, F.
    Aventurier, B.
    Brunet-Manquat, C.
    Enyedi, G.
    Bouzaida, N.
    Lapras, V.
    Sillon, N.
    [J]. ESTC 2008: 2ND ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 141 - 148
  • [8] Process integration for through-silicon vias
    Spiesshoefer, S
    Rahman, Z
    Vangara, G
    Polamreddy, S
    Burkett, S
    Schaper, L
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 2005, 23 (04): : 824 - 829
  • [9] Process Development and Optimization for 3 μm High Aspect Ratio Via-Middle Through-Silicon Vias at Wafer Level
    Zhang, Dingyou
    Smith, Daniel
    Kumarapuram, Gopal
    Giridharan, Rudy
    Kakita, Shinichiro
    Rabie, Mohamed A.
    Feng, Peijie
    Edmundson, Holly
    England, Luke
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2015, 28 (04) : 454 - 460
  • [10] Mechanical reliability of silicon wafers with through-wafer vias for wafer-level packaging
    Polyakov, A
    Bartek, M
    Burghartz, JN
    [J]. MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1783 - 1788