Dynamic Write-Level and Read-Level Signal Design for MLC NAND Flash Memory

被引:0
|
作者
Aslam, Chaudhry Adnan [1 ]
Guan, Yong Liang [1 ]
Cai, Kui [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639801, Singapore
[2] Data Storage Inst DSI, Singapore 117608, Singapore
关键词
MLC NAND Flash; PE; verify-level; quantization-level; BER; CODES;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose dynamic write-level and read-level voltage scheme for MLC NAND flash memory. We study the characteristics of flash channel which can be modeled as mixture of Uniform and Exponential distribution. Since this channel shows non-stationary behavior, we present probability of error analysis and introduce the concept of dynamically adjusting the verify-level (write-level) and quantization-level (read-level) voltage values over varying flash channel. The proposed dynamic voltage based method outperforms fixed verify-level voltage scheme. We demonstrate improvements in bit-error-rate (BER) performance and cell storage capacity for the proposed signal design scheme.
引用
收藏
页码:336 / 341
页数:6
相关论文
共 50 条
  • [21] A High Performance Co-design of 26 nm 64 Gb MLC NAND Flash Memory using the Dedicated NAND Flash Controller
    You, ByoungSung
    Park, Jinsu
    Lee, SangDon
    Baek, Gwangho
    Lee, Jaeho
    Kim, Minsu
    Kim, Jongwoo
    Chung, Hyun
    Jang, Eunseong
    Kim, TaeYoon
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (02) : 121 - 129
  • [22] 8Gb MLC (Multi-Level Cell) NAND flash memory using 63nm process technology
    Park, JH
    Hur, SH
    Lee, JH
    Park, JT
    Sel, JS
    Kim, JW
    Song, SB
    Lee, JY
    Lee, JH
    Son, SJ
    Kim, YS
    Park, MC
    Chai, SJ
    Choi, JD
    Chung, UI
    Moon, JT
    Kim, KT
    Kim, K
    Ryu, BI
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 873 - 876
  • [23] RBER Aware Multi-Sensing for Improving Read Performance of 3D MLC NAND Flash Memory
    Zhang, Meng
    Wu, Fei
    Chen, Xubin
    Du, Yajuan
    Liu, Weihua
    Zhao, Yahui
    Wan, Jiguang
    Xie, Changsheng
    [J]. IEEE ACCESS, 2018, 6 : 61934 - 61947
  • [24] Instant Data Sanitization on Multi-Level-Cell NAND Flash Memory
    Raquibuzzaman, Md
    Buddhanoy, Matchima
    Milenkovic, Aleksandar
    Ray, Biswajit
    [J]. PROCEEDINGS OF THE 15TH ACM INTERNATIONAL CONFERENCE ON SYSTEMS AND STORAGE, SYSTOR 2022, 2022, : 85 - 95
  • [25] A high speed programming scheme for multi-level NAND flash memory
    Choi, YJ
    Suh, KD
    Koh, YN
    Park, JW
    Lee, KJ
    Cho, YJ
    Suh, BH
    [J]. 1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, : 170 - 171
  • [26] Minato: A Read-Disturb-Aware Dynamic Buffer Management Scheme for NAND Flash Memory
    Pang, Shujie
    Deng, Yuhui
    Zhang, Genxiong
    Huang, Jiande
    Wu, Zhaorui
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (07) : 1930 - 1943
  • [27] Performance comparison of multi-level coding schemes for NAND flash memory
    Oh J.
    Han S.
    [J]. Oh, Jieun (jieunoh@kaist.ac.kr), 2018, Institute of Electronics Engineers of Korea (07): : 496 - 504
  • [28] Radiation-Induced Error Mitigation by Read-Retry Technique for MLC 3-D NAND Flash Memory
    Kumari, Preeti
    Surendranathan, Umeshwarnath
    Wasiolek, Maryla
    Hattar, Khalid
    Bhat, Narayana P.
    Ray, Biswajit
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (05) : 1032 - 1039
  • [29] Efficient Design of Read Voltages and LDPC Codes in NAND Flash Memory Using Density Evolution
    Duangthong, Chatuporn
    Phakphisut, Watid
    Wardkein, Paramote
    [J]. IEEE ACCESS, 2023, 11 : 74420 - 74437
  • [30] Program and Read Methods with Offset in Quad-Level-Cell NAND Design
    Liu Shijun
    Zou Xuecheng
    Wang Baocun
    [J]. 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,