A New Multilevel Inverter Topology with Reduced DC Sources

被引:14
|
作者
Rawa, Muhyaddin [1 ,2 ]
Prem, P. [3 ]
Ali, Jagabar Sathik Mohamed [4 ,5 ]
Siddique, Marif Daula [6 ]
Mekhilef, Saad [1 ,6 ,7 ]
Wahyudie, Addy [8 ,9 ]
Seyedmahmoudian, Mehdi [7 ]
Stojcevski, Alex [7 ]
机构
[1] King Abdulaziz Univ, Dept Elect & Comp Engn, Jeddah 21589, Saudi Arabia
[2] King Abdulaziz Univ, Ctr Res Excellence Renewable Energy & Power Syst, Jeddah 21589, Saudi Arabia
[3] Switchgear Electromech, Chennai 600082, Tamil Nadu, India
[4] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kattankulathur Campus, Kattankulathur 603203, India
[5] Prince Sultan Univ, Coll Engn, Renewable Energy Lab, Riyadh 11586, Saudi Arabia
[6] Univ Malaya, Dept Elect Engn, Power Elect & Renewable Energy Res Lab, Kuala Lumpur 50603, Malaysia
[7] Swinburne Univ Technol, Fac Sci Engn & Technol, Sch Software & Elect Engn, Victoria, Vic 3122, Australia
[8] United Arab Emirates Univ, Elect Engn Dept, Al Ain 15551, U Arab Emirates
[9] United Arab Emirates Univ, Natl Water & Energy Ctr NWEC, Al Ain 15551, U Arab Emirates
关键词
dc; ac power conversion; asymmetrical; multilevel inverter; reduced switch count; pulse width modulation; power converter; SINGLE; NUMBER; COMPONENTS; REDUCTION; CONVERTER;
D O I
10.3390/en14154709
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The component count for the multilevel inverter has been a research topic for the last few decades. The higher number of power semiconductor devices and sources leads to a higher power loss with the complex control requirement. A new multilevel inverter topology employing the concept of half-Bridge modules is suggested in this paper. It requires a lower number of dc sources and power components. The inverter is controlled using a fundamental frequency switching scheme. With the basic unit being able to produce 13 level voltage waveforms with three dc voltage sources, higher-level inverter configuration has also been discussed in the paper. The performance of the topology is analyzed in the aspects of circuit parameters and found better when compared to similar topologies proposed in recent literature. The comparison provided in the paper set the benchmark of the proposed topology in terms of lower component requirements. The topology is also optimized with two voltage fixing algorithms for maximizing the number of levels for the given number of IGBTs, drivers and dc sources, and the observations are presented. The efficiency analysis gives the peak efficiency as 98.5%. The simulations were carried out using the PLECS software tool and validated using a prototype rated at 500 W. The results with several test conditions have been reported and discussed in the paper.
引用
收藏
页数:21
相关论文
共 50 条
  • [41] A new magnetic linked three-phase multilevel inverter with reduced number of switches and balanced DC sources
    Md. Halim Mondol
    Shuvra Prokash Biswas
    Md. Kamal Hosain
    Electrical Engineering, 2022, 104 : 449 - 461
  • [42] Reduced Switch Multilevel Inverter with Symmetrical & Asymmetrical DC Sources for Solar PV Applications
    Sen Goopta, Rubell
    Bhattacharya, Avik
    2020 IEEE REGION 10 SYMPOSIUM (TENSYMP) - TECHNOLOGY FOR IMPACTFUL SUSTAINABLE DEVELOPMENT, 2020, : 1468 - 1473
  • [43] A new multilevel inverter topology.
    Ceglia, G
    Grau, V
    Guzmán, V
    Sánchez, C
    Ibáñez, F
    Walter, J
    Millán, A
    Giménez, MI
    ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 212 - 218
  • [44] New topology for hybrid multilevel inverter
    Lai, YS
    Shyu, FS
    INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, MACHINES AND DRIVES, 2002, (487): : 211 - 216
  • [45] A new three-phase multilevel DC-link inverter topology with reduced switch count for photovoltaic applications
    Anbarasan, P.
    Krishnakumar, V.
    Ramkumar, S.
    Venkatesan, S.
    CIRCUIT WORLD, 2021, 47 (02) : 173 - 183
  • [46] A New Asymmetric and Cascaded Switched Diode Multilevel Inverter Topology for Reduced Switches, DC Source and Blocked Voltage on Switches
    Ibrahim, S. A. Ahamed
    Anbalagan, P.
    Sathik, M. A. Jagabar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (04)
  • [47] A New Quasi-Linear Multilevel Inverter with Reduced Sources and Components
    Arun, V.
    Prabhu, S.
    Stonier, Albert Alexander
    Shanthi, B.
    2023 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS, ICEES, 2023, : 147 - 151
  • [48] A new cascaded multilevel inverter topology with voltage sources arranged in matrix structure
    Thamizharasan, S.
    Baskaran, J.
    Ramkumar, S.
    Journal of Electrical Engineering and Technology, 2015, 10 (04): : 1553 - 1558
  • [49] A New Cascaded Multilevel Inverter Topology with Voltage Sources Arranged in Matrix Structure
    Thamizharasan, S.
    Baskaran, J.
    Ramkumar, S.
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2015, 10 (04) : 1552 - 1557
  • [50] A new asymmetric dual source multilevel inverter topology with reduced power switches
    Prem, P.
    Sathik, Jagabar
    Sivaraman, P.
    Mathewsaran, A.
    Aleem, Shady H. E. Abdel
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2019, 42 (05) : 460 - 472