Improved Topology of Symmetrical Multilevel Inverter With Reduced Number of Switching Devices

被引:0
|
作者
Hamidi, Muhammad Najwan [1 ]
Ishak, Dahaman [1 ]
Zainuri, Muhammad Ammirul Atiqi Mohd [2 ]
机构
[1] Univ Sains Malaysia, Sch Elect & Elect Engn, Nibong Tebal, Malaysia
[2] Univ Kebangsaan Malaysia, Ctr Integrated Syst Engn & Adv Technol, Bangi, Malaysia
关键词
Multilevel Inverter; Reduced Switch; Symmetrical; Cascaded Multilevel Inverter; H-BRIDGE; MODULATION; CONVERTERS; COMPONENTS;
D O I
10.1109/cencon47160.2019.8974835
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In this paper, an improved topology of symmetrically operated multilevel inverter with reduced number of switches is proposed. A factor of merit about this topology is that it allows cascaded configuration to produce a higher number of output levels. Additionally, an appropriate technique for the required pulse width modulations (PWMs) on the switches is also described. The topology is compared with several classic and newer reduced switch multilevel inverters (MLI) in terms of the number of switches, DC sources, output levels and basic units. An in-depth study on the 9-level (9-L) operation of the proposed topology is presented where the voltage, current and power-sharing by each DC source are analysed. The power shared by the first DC source is found to be the highest, followed by the second, third and fourth DC sources. From the ideal simulation using Matlab Simulink environment, the proposed topology is capable to deliver power to the load at almost unity power ratio of above 99%, rendering it very much suitable for real time application. Furthermore, the study is extended to include the cascaded 17-level (17-L) operation of the proposed topology. It is noted that higher cascaded configuration of the proposed topology will allow higher number of output levels, resulting in lower total harmonic distortion (THD).
引用
收藏
页码:218 / 223
页数:6
相关论文
共 50 条
  • [1] A Novel Symmetrical Multilevel Inverter Topology with Reduced Switching Devices Using Different PWM Techniques
    Kumar, Abhishek
    Bansal, Praveen
    [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [2] A T-Shape Connected Multilevel Inverter Topology with a Reduced Number of Switching Devices
    Anusuya, M.
    Geetha, R.
    Ilango, R.
    [J]. INTERNATIONAL JOURNAL OF RENEWABLE ENERGY RESEARCH, 2023, 13 (04): : 1556 - 1565
  • [3] A Generalized Symmetrical and Asymmetrical Multilevel Inverter Topology with Reduced Number of Components
    Duraisamy, Ragul
    Venkatraman, Thiyagarajan
    [J]. RECENT ADVANCES IN POWER ELECTRONICS AND DRIVES, VOL 2, EPREC 2023, 2024, 1139 : 123 - 133
  • [4] Hybrid topology of symmetrical multilevel inverter using less number of devices
    Gautam, Shivam Prakash
    Kumar, Lalit
    Gupta, Shubhrata
    [J]. IET Power Electronics, 2015, 8 (11) : 2125 - 2135
  • [5] A Multilevel Inverter Topology With an Improved Reliability and a Reduced Number of Components
    Akbari, Amirhosein
    Ebrahimi, Javad
    Jafarian, Yousefreza
    Bakhshai, Alireza
    [J]. IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (01) : 553 - 563
  • [6] Design and Analysis of a New Multilevel Inverter with Reduced Number of Switching Devices
    Jafari, Hossein
    Hassanifar, Mahyar
    Nazarpour, Daryoush
    Golshannavaz, Sajjad
    [J]. 2021 12TH POWER ELECTRONICS, DRIVE SYSTEMS, AND TECHNOLOGIES CONFERENCE (PEDSTC), 2021, : 156 - 160
  • [7] Symmetrical and Asymmetrical Reduced Device Multilevel Inverter Topology
    Chappa, Anilkumar
    Gupta, Shubhrata
    Sahu, Lalit Kumar
    Gautam, Shivam Prakash
    Gupta, Krishna Kumar
    [J]. IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (01) : 885 - 896
  • [8] Symmetrical And Asymmetrical Topology of Cascaded Multilevel Inverter With Reduced Number of Switches And DC Sources
    Nanda, Lipika
    Bharti, Privesh
    Dasgupta, A.
    [J]. 2019 1ST IEEE INTERNATIONAL CONFERENCE ON SUSTAINABLE ENERGY TECHNOLOGIES AND SYSTEMS (IEEE-ICSETS 2019), 2019, : 230 - 235
  • [9] A Multilevel Inverter Topology With Reduced Number of Switches
    Kashif, Muhammad Fayyaz
    Rashid, Amir Khurrum
    [J]. 2016 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS ENGINEERING (ICISE), 2016, : 268 - 271
  • [10] Single Phase Symmetrical and Asymmetrical Design of Multilevel Inverter Topology with Reduced Number of Switches
    Siddique, Marif Daula
    Mustafa, Asif
    Sarwar, Adil
    Mekhilef, Saad
    Shah, Noraisyah Binti Mohamed
    Seyedamahmousian, Mehdi
    Stojcevski, Alex
    Horan, Ben
    Ogura, Koki
    [J]. 2018 IEEMA ENGINEER INFINITE CONFERENCE (ETECHNXT), 2018,