共 50 条
- [1] A Novel Symmetrical Multilevel Inverter Topology with Reduced Switching Devices Using Different PWM Techniques [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
- [2] A T-Shape Connected Multilevel Inverter Topology with a Reduced Number of Switching Devices [J]. INTERNATIONAL JOURNAL OF RENEWABLE ENERGY RESEARCH, 2023, 13 (04): : 1556 - 1565
- [3] A Generalized Symmetrical and Asymmetrical Multilevel Inverter Topology with Reduced Number of Components [J]. RECENT ADVANCES IN POWER ELECTRONICS AND DRIVES, VOL 2, EPREC 2023, 2024, 1139 : 123 - 133
- [6] Design and Analysis of a New Multilevel Inverter with Reduced Number of Switching Devices [J]. 2021 12TH POWER ELECTRONICS, DRIVE SYSTEMS, AND TECHNOLOGIES CONFERENCE (PEDSTC), 2021, : 156 - 160
- [8] Symmetrical And Asymmetrical Topology of Cascaded Multilevel Inverter With Reduced Number of Switches And DC Sources [J]. 2019 1ST IEEE INTERNATIONAL CONFERENCE ON SUSTAINABLE ENERGY TECHNOLOGIES AND SYSTEMS (IEEE-ICSETS 2019), 2019, : 230 - 235
- [9] A Multilevel Inverter Topology With Reduced Number of Switches [J]. 2016 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS ENGINEERING (ICISE), 2016, : 268 - 271
- [10] Single Phase Symmetrical and Asymmetrical Design of Multilevel Inverter Topology with Reduced Number of Switches [J]. 2018 IEEMA ENGINEER INFINITE CONFERENCE (ETECHNXT), 2018,