Apply High-Level Synthesis Design and Verification Methodology on Floating-Point Unit Implementation

被引:0
|
作者
Chen, Chia-I [1 ]
Yu, Chin-Yeh [1 ]
Lu, Yen-Ju [1 ]
Wu, Chi-Feng [1 ]
机构
[1] Realtek Semicond Corp, Hsinchu, Taiwan
来源
2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) | 2014年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
For decades, several researchers in both academic and industrial dedicate to reduce the widen gap between technology capabilities and productivity of hardware designer. HLS (high-level synthesis) is one of the promising possibilities to speed up the product development time. In this paper, we propose a HLS framework. Then design and verify an FPU (floating-point unit) via the proposed framework. The target design goes through the entire flow from a behavioral model down to gate-level netlist. Discussion on general issues of HLS is provided as experience sharing. QoR (quality-of-result) of the framework and the FPU are also evaluated at the end of this article.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] High-level design methodology for the implementation of image processing ASICs.
    Wahab, MA
    Shewring, IW
    Rees, SJ
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING '96, 1996, 2727 : 985 - 993
  • [42] Design of Floating-Point MAC Unit for Computing DNN Applications in PIM
    Lee, Hun Jae
    Kim, Chang Hyun
    Kim, Seon Wook
    2020 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2020,
  • [43] Design of a fully pipelined single-precision floating-point unit
    Li, Zhaolin
    Zhang, Xinyue
    Li, Gongqiong
    Zhou, Runde
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 60 - 63
  • [44] Design of the IBM RISC System/6000 floating-point execution unit
    Montoye, R.K.
    Hokenek, E.
    Runyon, S.L.
    IBM Journal of Research and Development, 1990, 34 (01): : 59 - 70
  • [45] A 0.18μm implementation of a floating-point unit for a processing-in-memory system
    Kwon, TJ
    Moon, JS
    Sondeen, J
    Draper, J
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 453 - 456
  • [46] Design of an on-line IEEE floating-point addition unit for FPGAs
    Krueger, SD
    Seidel, PM
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 239 - 246
  • [47] Design and exploitation of a high-performance SIMD floating-point unit for Blue Gene/L
    Chatterjee, S
    Bachega, LR
    Bergner, P
    Dockser, KA
    Gunnels, JA
    Gupta, M
    Gustavson, FG
    Lapkowski, CA
    Liu, GK
    Mendell, M
    Nair, R
    Wait, CD
    Ward, TJC
    Wu, P
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2005, 49 (2-3) : 377 - 391
  • [48] Design and exploitation of a high-performance SIMD floating-point unit for Blue Gene/L
    Chatterjee, S. (sc@us.ibm.com), 1600, IBM Corporation (49): : 2 - 3
  • [49] Verification of scheduling in high-level synthesis
    Karfa, C.
    Mandal, C.
    Sarkar, D.
    Pentakota, S. R.
    Reade, Chris
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 141 - +
  • [50] Design and Implementation of Opto-Electrical Hybrid Floating-Point Multipliers
    Inaba, Takumi
    Ono, Takatsugu
    Inoue, Koji
    Kawakami, Satoshi
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2025, E108D (01) : 2 - 11