Power and timing driven physical design automation

被引:0
|
作者
Reis, R [1 ]
机构
[1] Univ Fed Rio Grande Sul, Inst Informat, BR-91501970 Porto Alegre, RS, Brazil
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper presents why power and timing can be improved by physical design automation where the cells are generated on the fly. The non-use of cell libraries allows the implementation of any logic function defined at logic synthesis, using simple gates or static CMOS complex gates - SCCG. The use of SCCG reduces the amount of transistor and helps to reduce wire length. It is discussed the main strategies in the automatic layout synthesis, like transistor topology, contacts and vias management, body ties placement, power lines management, routing management and transistor sizing. In both methodologies, standard cell and automatic layout, it is needed accurate precharacterization tools. The development of efficient physical design automation is the key to find better solution than traditional standard cell methodologies.
引用
收藏
页码:348 / 357
页数:10
相关论文
共 50 条
  • [41] Global placement techniques for VLSI physical design automation
    Yang, Z
    Areibi, S
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2002, : 243 - 247
  • [42] Introduction to the Special Section on Advances in Physical Design Automation
    Chu, Chris
    Ozdal, Mustafa
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2018, 23 (04)
  • [43] A CLASS OF CELLULAR ARCHITECTURES TO SUPPORT PHYSICAL DESIGN AUTOMATION
    RUTENBAR, RA
    MUDGE, TN
    ATKINS, DE
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1984, 3 (04) : 264 - 278
  • [44] Improving timing-driven FPGA packing with physical information
    Chen, Doris T.
    Vorwerk, Kristofer
    Kennings, Andrew
    2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 117 - 123
  • [45] Constraint-driven Design - The Next Step Towards Analog Design Automation
    Jerke, Goeran
    Lienig, Jens
    ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, : 75 - 82
  • [46] An Iterative Synthesis Method For Timing-driven Design
    Jie, Zhang
    Lin, Jin
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [47] Timing driven pin assignment in a hierarchical design environment
    Meixner, G.
    Zimmermann, G.
    EURO ASIC, 1991,
  • [48] Consistency control in data-driven design automation environments
    Indrusiak, LS
    Murgan, T
    Glesner, M
    Reis, R
    ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 629 - 632
  • [49] Flexible Artifact-Driven Automation of Product Design Processes
    Eckermann, Ole
    Weidlich, Matthias
    ENTERPRISE, BUSINESS-PROCESS AND INFORMATION SYSTEMS MODELING, 2011, 81 : 103 - 117
  • [50] Enterprise model automation design based on modal driven architecture
    Chen, YG
    Wu, ZH
    ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 1060 - 1062