High speed and low power preset-able modified TSPC D flip-flop design and performance comparison with TSPC D flip-flop

被引:0
|
作者
Shaikh, Jahangir [1 ,2 ]
Rahaman, Hafizur [1 ]
机构
[1] Indian Inst Engn Sci & Technol, Sch VLSI Technol, Sibpur 711103, Howrah, India
[2] SDET, Brainware Grp Inst, Dept ECE, Kolkata 125, India
关键词
D flip-flop; 7-bit Gray code counter; TSPC D flip-flop; modified TSPC D flip-flop;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Positron emission tomography (PET) is a nuclear functional imaging technique that produces a three-dimensional image of functional organs in the body. PET requires high resolution, fast and low power multichannel analog to digital converter (ADC). A typical multichannel ADC for PET scanner architecture consists of several blocks. Most of the blocks can be designed by using fast, low power D flip-flops. A preset-able true single phase clocked (TSPC) D flip-flop shows numerous glitches (noise) at the output due to unnecessary toggling at the intermediate nodes. Preset-able modified TSPC (MTSPC) D flip-flop have been proposed as an alternative solution to alleviate this problem. However, the MTSPC D flip-flop requires one extra PMOS to suspend toggling of the intermediate nodes. In this work, we designed a 7-bit preset-able gray code counter by using the proposed D flip-flop. This work involves UMC 180 nm CMOS technology for preset-able 7-bit gray code counter where we achieved 1 GHz maximum operation frequency with most significant bit (MSB) delay 0.96 ns, power consumption 244.2 mu W (micro watt) and power delay product (PDP) 0.23 pJ (Pico joule) from 1.8 V power supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    [J]. 2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [42] High-performance and low-power conditional discharge flip-flop
    Zhao, PY
    Dakwish, TK
    Bayoumi, MA
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 477 - 484
  • [43] Reduced setup time static D flip-flop
    Zhou, J
    Liu, J
    Zhou, D
    [J]. ELECTRONICS LETTERS, 2001, 37 (05) : 279 - 280
  • [44] TOGGLE AN UNTOGGLABLE D-TYPE FLIP-FLOP
    KARTALOPOULOS, SV
    [J]. ELECTRONIC ENGINEERING, 1977, 49 (600): : 37 - 37
  • [45] A novel low power flip-flop design using footless scheme
    Jin-Fa Lin
    Ming-Yan Tsai
    Ching-Sheng Chang
    Yu-Ming Tsai
    [J]. Analog Integrated Circuits and Signal Processing, 2018, 97 : 365 - 370
  • [46] A Novel ESD Power Clamp Circuit with TSPCL D Flip-flop
    Tang, Baojun
    Liu, Hongxia
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 111 - +
  • [47] RESISTOR ARRAY DEBOUNCES D FLIP-FLOP MIXER
    WATTS, M
    [J]. EDN, 1990, 35 (08) : 184 - 184
  • [48] Design and Implementation of Embedded Logic Flip-Flop for Low Power Applications
    Sudheer, A.
    Ravindran, Ajith
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1393 - 1400
  • [49] A novel low power flip-flop design using footless scheme
    Lin, Jin-Fa
    Tsai, Ming-Yan
    Chang, Ching-Sheng
    Tsai, Yu-Ming
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (02) : 365 - 370
  • [50] HIGH SPEED ULTRA LOW-VOLTAGE DIFFERENTIAL D FLIP-FLOP FOR LOW-VOLTAGE CMOS DESIGN
    Berg, Y.
    [J]. 2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,