An Efficient Architecture Solution for Low-Power Real-Time Background Subtraction

被引:0
|
作者
Tabkhi, Hamed [1 ]
Sabbagh, Majid [1 ]
Schirner, Gunar [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Embedded vision is a rapidly growing market with a host of challenging algorithms. Among vision algorithms, Mixture of Gaussian (MoG) background subtraction is a frequently used kernel involving massive computation and communication. Tremendous challenges need to be reolved to provide MoG's high computation and communication demands with minimal power consumption allowing its embedded deployment. This paper proposes a customized architecture for power-efficient realization of MoG background subtraction operating at Full-HD resolution. Our design process benefits from system-level design principles. An SLDL-captured specification (result of high-level explorations) serves as a specification for architecture realization and hand-crafted RTL design. To optimize the architecture, this paper employs a set of optimization techniques including parallelism extraction, algorithm tuning, operation width sizing and deep pipelining. The final MoG implementation consists of 77 pipeline stages operating at 148.5 MHz implemented on a Zynq-7000 SoC. Furthermore, our background subtraction solution is flexible allowing end users to adjust algorithm parameters according to scene complexity. Our results demonstrate a very high efficiency for both indoor and outdoor scenes with 145 mW on-chip power consumption and more than 600x speedup over software execution on ARM Cortex A9 core.
引用
收藏
页码:218 / 225
页数:8
相关论文
共 50 条
  • [31] Low-power and Real-time Computer Vision On-chip
    Pang, Wei
    Huang, Hantao
    An, Fengwei
    Yu, Hao
    [J]. 2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 43 - 44
  • [32] Design of a low-power real-time wavelet CODEC circuit
    Lee, S
    Cho, K
    [J]. CURRENT APPLIED PHYSICS, 2005, 5 (04) : 365 - 372
  • [33] Implementing Real-Time Low-Power Audio Effect with FPGA
    Moghanloo, Saman
    Ebrahimi, Behzad
    [J]. 2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 13 - 16
  • [34] Real-time reconfigurable cache for low-power embedded systems
    Jheng, Geng-Cyuan
    Duh, Dyi-Rong
    Lai, Cheng-Nan
    [J]. INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2010, 4 (3-4) : 235 - 247
  • [35] Evaluation of a real-time low-power cardiorespiratory sensor for the IoT
    Gatouillat, Arthur
    Massot, Bertrand
    Badr, Youakim
    Sejdic, Ervin
    Gehin, Claudine
    [J]. 2018 40TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2018, : 5382 - 5385
  • [36] Configurable low-power arrays for real-time recursive filtering
    Thomas, J
    [J]. ICSP '96 - 1996 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1996, : 170 - 173
  • [37] A Low-Power 65-nm ASIC Implementation of Background Subtraction
    Zitouni, M. Sami
    Saleh, Hani
    Bhaskar, Harish
    Salahat, Ehab
    Ismail, Mohammed
    [J]. 2014 10TH INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION TECHNOLOGY (IIT), 2014, : 71 - 74
  • [38] Real-time Background Subtraction under Varying Lighting Conditions
    Liang, Sisi
    Baker, Darren
    [J]. 2023 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION (ICRA 2023), 2023, : 9317 - 9323
  • [39] Background data organisation for the low-power implementation in real-time of a digital audio broadcast receiver on a SIMD processor
    de Beeck, PO
    Ghez, C
    Brockmeyer, E
    Miranda, M
    Catthoor, F
    Deconinck, G
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 1144 - 1145
  • [40] A real-time background subtraction method with camera motion compensation
    Lv, T
    Ozer, B
    Wolf, W
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 331 - 334