Assembly process development of stacked multi-chip leadframe package

被引:1
|
作者
Yao, YF [1 ]
Njoman, B [1 ]
Chua, KH [1 ]
机构
[1] Agere Syst Singapore Pte Ltd, Singapore 349278, Singapore
关键词
D O I
10.1109/EPTC.2004.1396571
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Driven by customer requirements and the need for cost reduction, high density stacked multi-chip package (MCP) based on leadframe type has been developed in Agere Systems. This MCP integrates one SoC chip with two stacked SDRAM chips. The paper focuses on the assembly process development and finite element analysis of high density multi-chip package based on leadframe. All the experiments in the paper were conducted using a test vehicle with 144 pin TQFP leadframe. Three main processes were evaluated in the experiments, which are die attach, wire bonding and molding. The paper presents some of the challenges for process development such as placement accuracy and epoxy bleed for die attach, ball neck nicking and wire straightness control of reverse bonding for wire bonding and wire sweep for molding. The evaluation results for these three processes are satisfactory. The paper also presents a finite element modeling for both stacked MCP and discrete single die package. The results show that there is no obvious difference on package warpage and thermal/mechanical stress for both packages. Therefore, it is verified that the new established processes for this stacked MCP could be used for actual stacked MCP prototypes build and this stacked MCP is promising for future high volume production.
引用
收藏
页码:25 / 29
页数:5
相关论文
共 50 条
  • [31] Thermal resistance analysis of high power LEDs with multi-chip package
    Kim, Lan
    Hwang, Woong Joon
    Shin, Moo Whan
    [J]. 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1076 - +
  • [32] The Leading Criterion for Defects and Failures in Multi-Chip Parallel Package IGBTs
    Huang, Xianjin
    Ling, Chao
    Sun, Hu
    You, Xiaojie
    [J]. Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2019, 34 : 518 - 527
  • [33] The optical design and simulation of multi-chip LED array package structure
    Wang, Hong
    Chen, Li
    Ye, Feifei
    Wang, Lijun
    [J]. OPTICAL DESIGN AND TESTING IV, 2010, 7849
  • [34] Development of a high reliability and large volume manufacturing assembly process for a stacked memory package
    Priore, RS
    Burton, A
    [J]. 54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1142 - 1147
  • [35] Process synthesis and design for multi-chip module fabrication
    Pierce, DW
    Realff, MJ
    [J]. COMPUTERS & CHEMICAL ENGINEERING, 1996, 20 : S1307 - S1315
  • [36] Development of Silicon Substrate for Advanced Multi-Chip Packaging Process with the Enhanced Gettering Ability
    An, Jung-Hoon
    Kim, Jang-Seop
    Lee, Anselmo Jaehyeong
    Park, Hyung-Kook
    Park, Hyeung-Il
    Moon, Byeong-Sam
    Lee, Sang-Hyun
    Park, Jea-Gun
    [J]. HIGH PURITY AND HIGH MOBILITY SEMICONDUCTORS 14, 2016, 75 (04): : 103 - 107
  • [37] Reliability assessment of FlipChip on build up laminate based multi-chip package
    Chai, TC
    Lee, C
    Ma, YY
    Wong, EH
    Zhang, XW
    Pinjala, D
    Murthy, SS
    Teo, PS
    [J]. 52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 747 - 752
  • [38] Heat dissipation analysis of high power multi-chip cob package leds
    Department of Mechanical Engineering, National Taiwan University of Science and Technology, Taipei 106, Taiwan
    不详
    [J]. J. Technol., 2012, 2 (73-80):
  • [39] Development of SFQ multi-chip modules for quantum bits
    Miyazaki, Toshiyuki
    Yorozu, Shinichi
    Maezawa, Masaaki
    Hidaka, Mutsuo
    Tsai, Jaw-Shen
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2007, 17 (02) : 158 - 161
  • [40] RTX Works with AMO to Develop Next-Gen Multi-Chip Package
    Drubin, Cliff
    [J]. MICROWAVE JOURNAL, 2024, 67 (04) : 31 - 31