Aging-Aware Boosting

被引:12
|
作者
Khdr, Heba [1 ]
Amrouch, Hussam [1 ]
Henkel, Joerg [1 ]
机构
[1] KIT, CES, D-76131 Karlsruhe, Germany
关键词
Performance optimization; reliability-aware design; aging; temperature-aware design; system-level optimization; runtime management; boosting;
D O I
10.1109/TC.2018.2816014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
DVFS-based boosting techniques have been widely employed by commercial multi-core processors, due to their superiority in improving the performance. Boosting, however, is particularly stressing circuits and hence it significantly contributes to an accelerated aging process. Circuit aging has become a real reliability concern because it leads to an increase in transistor threshold voltage that may cause timing errors as a result of higher delays in critical paths. Thus, high performance is desirable but it shortens the circuit lifetime through aging leaving a choice to trade-off. Besides well-known long-term aging effects, recent research also reported short-term aging effects. Our claim is that DVFS-based boosting techniques should consider both long-and short-term aging effects. This can be circumvented by wider timing guardbands. But that would be more expensive. The goal of this work is therefore to analyze and optimize boosting under specific consideration of long-term and short-term aging effects. As a result of our findings, we propose the first comprehensive aging-aware, yet efficient boosting technique. The employed aging-aware cell libraries in this work are publicly available at http://ces.itec.kit.edu/dependable-hardware.php.
引用
下载
收藏
页码:1217 / 1230
页数:14
相关论文
共 50 条
  • [21] Accuracy Increasing Approach in Aging-Aware Standard Cell Libraries
    Vazgen, Melikyan Sh
    Oleg, Petrosyan H.
    Zaven, Avetisyan M.
    Sevak, Ghukasyan A.
    Hayk, Vardanyan V.
    Ruben, Musayelyan H.
    Kimik, Hakobyan T.
    2019 IEEE 39TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2019, : 292 - 295
  • [22] ArISE: Aging-aware Instruction Set Encoding for Lifetime Improvement
    Oboril, Fabian
    Tahoori, Mehdi
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 207 - 212
  • [23] Performance Analysis of Aging-Aware Multiplier Using Various Adders
    Lakshmy, Sai
    Vadivel, M.
    Upadhyay, Divyani
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2167 - 2170
  • [24] Exploiting Instruction Set Encoding for Aging-Aware Microprocessor Design
    Oboril, Fabian
    Tahoori, Mehdi B.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2015, 21 (01)
  • [25] Aging-Aware Reliable Multiplier Design With Adaptive Hold Logic
    Lin, Ing-Chao
    Cho, Yu-Hung
    Yang, Yi-Ming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 544 - 556
  • [26] A Review on Aging-Aware System Simulation for Plug-In Hybrids
    Frambach, Tobias
    Liedtke, Ralf
    Dechent, Philipp
    Sauer, Dirk Uwe
    Figgemeier, Egbert
    IEEE TRANSACTIONS ON TRANSPORTATION ELECTRIFICATION, 2022, 8 (02) : 1524 - 1540
  • [27] Aging-Aware Instruction Cache Design by Duty Cycle Balancing
    Jin, Tao
    Wang, Shuai
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 195 - 200
  • [28] Aging-aware Critical Paths for Process Related Validation in the Presence of NBTI
    Alladi, Phaninder
    Tragoudas, Spyros
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 445 - 448
  • [29] Aging-Aware Critical Path Selection via Graph Attention Networks
    Ye, Yuyang
    Chen, Tinghuan
    Gao, Yifei
    Yan, Hao
    Yu, Bei
    Shi, Longxing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (12) : 5006 - 5019
  • [30] Energy and Resource Allocations for Battery Aging-Aware Green Cellular Networks
    El-Amine, Ali
    Hassan, Hussein Al Haj
    Nuaymi, Loutfi
    2018 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2018,