Design and implementation of an FPGA-based motion command generation chip

被引:3
|
作者
Ke-Han Su [1 ]
Chih-Kuan Hu [1 ]
Ming-Yang Cheng [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, 1 Univ Rd, Tainan 70101, Taiwan
关键词
command generation chip; digital convolution; acceleration/deceleration; digital difference analyzer;
D O I
10.1109/ICSMC.2006.385105
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This study is aimed at developing a motion control command generation chip that can be used to perform acceleration/deceleration motion planning for general point-to-point motion applications. Instead of using the complex polynomial type method, the digital convolution method is adopted to implement trapezoidal and S-curve motion planning. In addition, the Digital Difference Analyzer (DDA) technique is employed to generate the output pulse. Moreover, in order to deal with the error in the number of output pulses when applied to point-to-point motions, a real-time output pulse compensation algorithm is developed to make sure that no output pulse error will occur. This study adopts a programmable hardware structure, in which both the Acc/Dec motion planning and DDA are implemented in an FPGA chip using VHDL for fast hardware verification.
引用
收藏
页码:5030 / +
页数:2
相关论文
共 50 条
  • [31] FPGA-Based Color Space Conversion System Design and Implementation
    Zhang, Xiaojing
    Li, Xuemei
    Yang, Wei
    Li, Ruoqiao
    2016 IEEE 7TH ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS MOBILE COMMUNICATION CONFERENCE (UEMCON), 2016,
  • [32] Design and Implementation of Reconfigurable Integrated FPGA-based PSK Demodulator
    Ghamkhari, Seyedeh Fatemeh
    Karimian, Shokrollah
    2020 10TH INTERNATIONAL SYMPOSIUM ON TELECOMMUNICATIONS (IST), 2020, : 132 - 136
  • [33] Design and implementation of an FPGA-based digital HDTV video decoder
    Zhou, Ping
    Yu, Sile
    Dianzi Kexue Xuekan/Journal of Electronics, 20 (06): : 799 - 805
  • [34] FPGA-based Design and Implementation of HighSpeed Spatial Adaptive Processing
    Cui, Zhongpu
    Liu, Yongcai
    Li, Yaxing
    Meng, Jin
    Wang, Yachen
    PROCEEDINGS OF THE 2021 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC 2021), 2021,
  • [35] FPGA-Based Design, Implementation, and Evaluation of Digital Sinusoidal Generators
    Herrero, Marcos
    Rodriguez-Andina, Juan J.
    Farina, Jose
    IECON 2008: 34TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-5, PROCEEDINGS, 2008, : 2381 - 2386
  • [36] HiTrans: An FPGA-Based Gateway Design and Implementation in HPC Environments
    Shi, Wei
    Lv, Gaofeng
    Sun, Zhigang
    Gong, Zhenghu
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2015, 2015, 9532 : 561 - 571
  • [37] An Implementation of the System on Chip Control System for a FPGA-Based Computer Vision Accelerator
    Lee, Eunchong
    Jang, Sung-Joon
    Lee, Sang-Seol
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 299 - 300
  • [38] FPGA-based Machine Vision Implementation for Lab-On-Chip Flow Detection
    Sotiropoulou, Calliope-Louisa
    Voudouris, Liberis
    Gentsos, Christos
    Nikolaidis, Spyridon
    Vassiliadis, Nikolaos
    Demiris, Athanasios
    Blionas, Spyridon
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2047 - 2050
  • [39] Design Tradeoffs for Hard and Soft FPGA-based Networks-on-Chip
    Abdelfattah, Mohamed S.
    Betz, Vaughn
    2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), 2012, : 95 - 103
  • [40] FPGA-based many-core System-on-Chip design
    Baklouti, M.
    Marquet, Ph.
    Dekeyser, J. L.
    Abid, M.
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (4-5) : 302 - 312