Effect of Switchbox Topologies and Net Ordering on 3D FPGA Routing

被引:0
|
作者
Deshpande, Girish [1 ]
Bhatia, Dinesh [1 ]
机构
[1] Univ Texas Dallas, Dept Elect Engn, Dallas, TX 75080 USA
关键词
BENEFITS;
D O I
暂无
中图分类号
学科分类号
摘要
The growing need for smaller form factors of smartphones and other handheld devices with greater computational capabilities has resulted in the emergence of stacked silicon (3D) architectures (also referred to as 2.5D type of devices by industry). The emergence of such devices requires us to re-evaluate existing CAD approaches to placement and routing. The extension of well established place and route tools to stacked (3D) FPGAs poses a new set of challenges. This short preliminary study uses a well known academic tool, TPR (Three -dimensional place and route) to examine the impact of switchbox topologies and net ordering on routing of stacked FPGAs. The results of this study indicate that routing multi-layer nets first yield better overall routing. This study also proposes some future avenues of research that need to be explored to thoroughly understand this problem.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Single-FPGA 3D Ultrasound Beamformer
    Yuzuguler, A. C.
    Simon, W.
    Ibrahim, A.
    Angiolini, F.
    Arditi, M.
    Thiran, J. -P.
    De Micheli, G.
    2016 26TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2016,
  • [42] 3D Integration of CMOL Structures for FPGA Applications
    Abid, Z.
    Liu, Ming
    Wang, Wei
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (04) : 463 - 471
  • [43] AUCTION BASED DETAILED ROUTER FOR 3D FPGA
    Ashokkumar, A.
    Chiplunkar, Niranjan N.
    2009 INTERNATIONAL CONFERENCE ON INFORMATION AND FINANCIAL ENGINEERING, PROCEEDINGS, 2009, : 59 - 62
  • [44] An FPGA based coprocessor for 3D affine transformations
    Bensaali, F
    Amira, A
    Bouridane, A
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 288 - 291
  • [45] An FPGA based coprocessor for 3D affine transformations
    (Institute of Electrical and Electronics Engineers Inc., United States):
  • [46] 3D NoC Emulation Model on a Single FPGA
    D'Hoore, Jonathan
    Bahrebar, Poona
    Stroobandt, Dirk
    2020 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2020,
  • [47] Exploring potential benefits of 3D FPGA integration
    Ababei, C
    Maidee, P
    Bazargan, K
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 874 - 880
  • [48] Reliable routing schemes in 3D network on chip
    Touati, Habib Chawki
    Boutekkouk, Fateh
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2020, 12 (01) : 39 - 61
  • [49] Prototype Application for Web 3D Routing in Building
    Ehlers, Manfred
    Hijazi, Ihab
    SIXTH INTERNATIONAL SYMPOSIUM ON DIGITAL EARTH: MODELS, ALGORITHMS, AND VIRTUAL REALITY, 2010, 7840
  • [50] Optical routing for 3D system-on-package
    Minz, Jacob R.
    Thyagaraja, Somaskanda
    Lim, Sung Kyu
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 335 - +