Effect of Switchbox Topologies and Net Ordering on 3D FPGA Routing

被引:0
|
作者
Deshpande, Girish [1 ]
Bhatia, Dinesh [1 ]
机构
[1] Univ Texas Dallas, Dept Elect Engn, Dallas, TX 75080 USA
关键词
BENEFITS;
D O I
暂无
中图分类号
学科分类号
摘要
The growing need for smaller form factors of smartphones and other handheld devices with greater computational capabilities has resulted in the emergence of stacked silicon (3D) architectures (also referred to as 2.5D type of devices by industry). The emergence of such devices requires us to re-evaluate existing CAD approaches to placement and routing. The extension of well established place and route tools to stacked (3D) FPGAs poses a new set of challenges. This short preliminary study uses a well known academic tool, TPR (Three -dimensional place and route) to examine the impact of switchbox topologies and net ordering on routing of stacked FPGAs. The results of this study indicate that routing multi-layer nets first yield better overall routing. This study also proposes some future avenues of research that need to be explored to thoroughly understand this problem.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Efficient routing in network-on-chip for 3D topologies
    Silva Junior, Luneque
    Nedjah, Nadia
    Mourelle, Luiza De Macedo
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1695 - 1712
  • [2] Net and pin distribution for 3D package global routing
    Minz, JR
    Pathak, M
    Lim, SK
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1410 - 1411
  • [3] The Architecture and Placement Algorithm for A Uni-Directional Routing Based 3D FPGA
    Hou, Junsong
    Yu, Heng
    Ha, Yajun
    Liu, Xin
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2013, : 28 - 33
  • [4] Exploring Hierarchical, Cluster based 3D Topologies for 3D NoC
    Viswanathan, N.
    Paramasivam, K.
    Somasundaram, K.
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 606 - 615
  • [5] 3D active net - 3D volume extraction
    Takanashi, Ikuko
    Muraki, Shigeru
    Doi, Akio
    Kaufman, Arie
    Kyokai Joho Imeji Zasshi/Journal of the Institute of Image Information and Television Engineers, 1997, 51 (12): : 2097 - 2106
  • [6] 3D Implementation of Heterogeneous Topologies on MPSoC
    Bhulania, Paurush
    Tripathy, M. R.
    Khan, Ayoub
    PROCEEDINGS OF THE 7TH INTERNATIONAL CONFERENCE ON CLOUD COMPUTING, DATA SCIENCE AND ENGINEERING (CONFLUENCE 2017), 2017, : 470 - 473
  • [7] Effects of aberrations on 3D optical topologies
    Dehghan, Nazanin
    D'Errico, Alessio
    Jaouni, Tareq
    Karimi, Ebrahim
    COMMUNICATIONS PHYSICS, 2023, 6 (01)
  • [8] Effects of aberrations on 3D optical topologies
    Nazanin Dehghan
    Alessio D’Errico
    Tareq Jaouni
    Ebrahim Karimi
    Communications Physics, 6
  • [9] 3D FFTs on a Single FPGA
    Humphries, Benjamin
    Zhang, Hansen
    Sheng, Jiayi
    Landaverde, Raphael
    Herbordt, Martin C.
    2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 68 - 71
  • [10] 3D-IC Technologies and 3D FPGA
    Wu, Xin
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,