共 50 条
- [3] A test strategy for time-to-digital converters using dynamic element matching and dithering [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3809 - 3812
- [4] A 2.5GHz ADPLL with PVT-Insensitive ΔΣ Dithered Time-to-Digital Conversion by Utilizing an ADDLL [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1440 - 1443
- [5] NoC communication strategies using time-to-digital conversion [J]. NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 65 - +
- [6] A 360μW Vernier Time-to-Digital Converter for ADPLL in IoT Applications [J]. PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 28 - 29
- [7] A fast integrating ADC using precise time-to-digital conversion [J]. 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 302 - 304