Spurious Free Time-to-Digital Conversion in an ADPLL using Short Dithering Sequences

被引:0
|
作者
Waheed, Khurram [1 ]
Sheba, Mahbuba [1 ]
Staszewski, Robert Bogdan [2 ]
Dulger, Fikret [1 ]
Vamvakos, Socrates D. [1 ]
机构
[1] Texas Instruments Inc, Wireless RF CMOS Radio Grp, Dallas, TX 75243 USA
[2] Delft Univ Technol, NL-2600 AA Delft, Netherlands
关键词
All-digital PLL (ADPLL); short dither sequences; dithering; time-to-digital converter (TDC); phase error; limit cycles; quantization; PLL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an enhancement of the digital phase detection mechanism in an all-digital phase locked loop (ADPLL) operable at multi-GHz by randomization of the reference frequency phase by carefully chosen dither sequences. This renders the digital phase detector in ADPLL free from any phase domain spurious tones as a consequence of ill-conditioned sampling of variable oscillator phase in the time-to-digital converter (TDC). TDC has a typical time quantization in the range of 5 to 30 ps using modern deep sub- micron technologies. This finite dead-band can result in spurious tones, whenever an "integer" relationship arises between the oscillator phase and the TDC sampling process. This anomaly can be resolved using carefully selected spectrum-friendly dithering mechanisms. This work proposes injection of a short sequence dither signal into the reference signal to overcome the quantization introduced limit-cycles. This results in a robust phase tracking and spurious free operation of the ADPLL.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Spurious-Free Time-to-Digital Conversion in an ADPLL Using Short Dithering Sequences
    Waheed, Khurram
    Staszewski, Robert Bogdan
    Duelger, Fikret
    Ullah, Mahbuba S.
    Vamvakos, Socrates D.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (09) : 2051 - 2060
  • [2] time-to-digital conversion
    不详
    [J]. ELECTRONICS LETTERS, 2019, 55 (11) : 628 - 628
  • [3] A test strategy for time-to-digital converters using dynamic element matching and dithering
    Liu, WB
    Xing, HQ
    Jin, L
    Geiger, R
    Chen, DG
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3809 - 3812
  • [4] A 2.5GHz ADPLL with PVT-Insensitive ΔΣ Dithered Time-to-Digital Conversion by Utilizing an ADDLL
    Li, Yanfeng
    Xu, Ni
    Rhee, Woogeun
    Wang, Zhihua
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1440 - 1443
  • [5] NoC communication strategies using time-to-digital conversion
    D'Alessandro, Crescenzo
    Minas, Nikolaos
    Heron, Keith
    Kinniment, David
    Yakovlev, Alex
    [J]. NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 65 - +
  • [6] A 360μW Vernier Time-to-Digital Converter for ADPLL in IoT Applications
    Xu, Yongxin
    Yan, Na
    Ma, Lei
    Min, Hao
    [J]. PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 28 - 29
  • [7] A fast integrating ADC using precise time-to-digital conversion
    Fusayasu, Takahiro
    [J]. 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 302 - 304
  • [8] An 11-bit and 39 ps resolution time-to-digital converter for ADPLL in digital television
    Liu, Wei
    Li, Wei
    Ren, P.
    Lin, C. L.
    Zhang, Shengdong
    Wang, Yangyuan
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (04) : 381 - 388
  • [9] A Review of New Time-to-Digital Conversion Techniques
    Tancock, Scott
    Arabul, Ekin
    Dahnoun, Naim
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (10) : 3406 - 3417
  • [10] A/D Conversion Using Asynchronous Delta-Sigma Modulation and Time-to-Digital Conversion
    Daniels, Jorg
    Dehaene, Wim
    Steyaert, Michiel S. J.
    Wiesbauer, Andreas
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2404 - 2412