Multi-context FPGA using fine-grained interconnection blocks and its CAD environment

被引:5
|
作者
Waidyasooriya, Hasitha Muthumala [1 ]
Chong, Weisheng [1 ]
Hariyama, Masanori [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Sendai, Miyagi 9808579, Japan
关键词
dynamically-programmable gate array; multi-context FPGA; configuration data redundancy;
D O I
10.1093/ietele/e91-c.4.517
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamically-programmable gate arrays (DPGAs) promise lower-cost implementations than conventional field-programmable gate arrays (FPGAs) since they efficiently reuse limited hardware resources in time. One of the typical DPGA architectures is a multi-context FPGA (MC-FPGA) that requires multiple memory bits per configuration bit to realize fast context switching. However, this additional memory bits cause significant overhead in area and power consumption. This paper presents novel architecture of a switch element to overcome the required capacity of configuration memory. Our main idea is to exploit redundancy between different contexts by using a fine-grained switch element. The proposed MC-FPGA is designed in a 0.18 mu m CMOS technology. Its maximum clock frequency and the context switching frequency are measured to be 3 10 MHz and 272 MHz, respectively. Moreover, novel CAD process that exploits the redundancy in configuration data, is proposed to support the MC-FPGA architecture.
引用
收藏
页码:517 / 525
页数:9
相关论文
共 50 条
  • [1] DEEP MULTI-CONTEXT NETWORK FOR FINE-GRAINED VISUAL RECOGNITION
    Ou, Xinyu
    Wei, Zhen
    Ling, Hefei
    Liu, Si
    Cao, Xiaochun
    2016 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA & EXPO WORKSHOPS (ICMEW), 2016,
  • [2] A multi-context FPGA using a Floating-Gate-MOS functional pass-gate and its CAD environment
    Hariyama, Masanori
    Kameyama, Michitaka
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1803 - +
  • [3] FMNISCF: Fine-Grained Multi-Domain Network Interconnection Security Control Framework
    Lu, Bo
    Cao, Ruohan
    Tian, Luyao
    Wang, Hao
    Lu, Yueming
    APPLIED SCIENCES-BASEL, 2020, 10 (01):
  • [4] Fine-grained parallel RNA secondary structure prediction using SCFGs on FPGA
    Xia F.
    Dou Y.
    Song J.
    Lei G.-Q.
    Jisuanji Xuebao/Chinese Journal of Computers, 2010, 33 (05): : 797 - 812
  • [5] High Speed Video Processing Using Fine-Grained Processing on FPGA Platform
    Ang, Zhi Ping
    Kumar, Akash
    Ha, Yajun
    2013 IEEE 21ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2013, : 85 - 88
  • [6] Context-Free Fine-Grained Motion Sensing using WiFi
    Du, Changlai
    Yuan, Xiaoqun
    Lou, Wenjing
    Hou, Y. Thomas
    2018 15TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON SENSING, COMMUNICATION, AND NETWORKING (SECON), 2018, : 199 - 207
  • [7] Fine-grained parallel RNA secondary structure prediction using SCFGs on FPGA
    Xia, Fei
    Dou, Yong
    Zhou, Dan
    Li, Xin
    PARALLEL COMPUTING, 2010, 36 (09) : 516 - 530
  • [8] Fine-grained action recognition using multi-view attentions
    Yisheng Zhu
    Guangcan Liu
    The Visual Computer, 2020, 36 : 1771 - 1781
  • [9] Static Hardware Task Placement on Multi-Context FPGA Using Hybrid Genetic Algorithm
    Liang, Hao
    Sinha, Sharad
    Warrier, Rakesh
    Zhang, Wei
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [10] Fine-grained action recognition using multi-view attentions
    Zhu, Yisheng
    Liu, Guangcan
    VISUAL COMPUTER, 2020, 36 (09): : 1771 - 1781